Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
22
ST_HDQ
HDQ-1 wire idle status.
R
0x1
0x0: HDQ can be accessed.
0x1: HDQ cannot be accessed. Any access may return
an error.
21
ST_MCSPI4
McSPI 4 idle status.
R
0x1
0x0: McSPI 4 can be accessed.
0x1: McSPI 4 cannot be accessed. Any access may
return an error.
20
ST_MCSPI3
McSPI 3 idle status.
R
0x1
0x0: McSPI 3 can be accessed.
0x1: McSPI 3 cannot be accessed. Any access may
return an error.
19
ST_MCSPI2
McSPI 2 idle status.
R
0x1
0x0: McSPI 2 can be accessed.
0x1: McSPI 2 cannot be accessed. Any access may
return an error.
18
ST_MCSPI1
McSPI 1 idle status.
R
0x1
0x0: McSPI 1 can be accessed.
0x1: McSPI 1 cannot be accessed. Any access may
return an error.
17
ST_I2C3
I2C 3 idle status.
R
0x1
0x0: I2C 3 can be accessed.
0x1: I2C 3 cannot be accessed. Any access may return
an error.
16
ST_I2C2
I2C 2 idle status.
R
0x1
0x0: I2C 2 can be accessed.
0x1: I2C 2 cannot be accessed. Any access may return
an error.
15
ST_I2C1
I2C 1 idle status.
R
0x1
0x0: I2C 1 can be accessed.
0x1: I2C 1 cannot be accessed. Any access may return
an error.
14
ST_UART2
UART 2 idle status.
R
0x1
0x0: UART 2 can be accessed.
0x1: UART 2 cannot be accessed. Any access may
return an error.
13
ST_UART1
UART 1 idle status.
R
0x1
0x0: UART 1 can be accessed.
0x1: UART 1 cannot be accessed. Any access may
return an error.
12
ST_GPT11
GPTIMER 11 idle status.
R
0x1
0x0: GPTIMER 11 can be accessed.
0x1: GPTIMER 11 cannot be accessed. Any access may
return an error.
11
ST_GPT10
GPTIMER 10 idle status.
R
0x1
0x0: GPTIMER 10 can be accessed.
0x1: GPTIMER 10 cannot be accessed. Any access may
return an error.
10
ST_MCBSP5
McBSP 5 idle status.
R
0x1
0x0: McBSP 5 can be accessed.
0x1: McBSP 5 cannot be accessed. Any access may
return an error.
480
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...