Public Version
HS I
2
C Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
Read
No Acknowledge detected
0x1:
Write
No effect
0x0:
Write
Clear this bit to 0.
0x1:
0
AL
Arbitration Lost IRQ status. This bit is set automatically
RW
0
by the hardware when the I2C controller inside the
device loses arbitration in master transmit mode. An
interrupt is signaled to MPU subsystem.
Read
Normal operation
0x0:
Read
Arbitration loss detected
0x1:
Write
No effect
0x0:
Write
Clear this bit to 0.
0x1:
Table 17-22. Register Call Summary for Register I2C_STAT
HS I2C Environment
•
HS I2C Typical Connection Protocol and Data Format
:
HS I2C Integration
•
[7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17] [18] [19] [20] [21] [22] [23] [24]
HS I2C Functional Description
•
HS I2C Transmit Mode in I2C Mode
:
•
HS I2C Receive Mode in I2C Mode
•
HS I2C FIFO Interrupt Mode Operation
•
HS I2C FIFO Polling Mode Operation
•
HS I2C Draining Feature (I2C Mode Only)
•
HS I2C Basic Programming Model
•
HS I2C Main Program (I2C Mode)
[47] [48] [49] [50] [51] [52] [53]
•
HS I2C Interrupt Subroutine Sequence (I2C Mode)
[54] [55] [56] [57] [58] [59] [60] [61] [62]
•
HS I2C Programming Flow Diagrams (I2C Mode)
[63] [64] [65] [66] [67] [68] [69] [70]
•
HS I2C Main Program (SCCB Mode)
:
•
HS I2C Interrupt Subroutine Sequence (SCCB Mode)
•
HS I2C Programming Flow Diagrams (SCCB Mode)
:
HS I2C Register Manual
•
•
[83] [84] [85] [86] [87] [88] [89] [90] [91] [92] [93] [94] [95] [96] [97]
Table 17-23. I2C_WE
Address Offset
0x0C
Physical Address
0x4806 000C
Instance
I2C3
0x4807 000C
I2C1
0x4807 200C
I2C2
Description
This register contains the wakeup enable bits.
Type
RW
2824
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...