Public Version
www.ti.com
Appendix C
LRC— Longitudinal redundancy check
LRU— Least recently used
LS— Level shifter; also low speed
LSB— Least-significant bit
LUT— Look-up table
LVDS— Low-voltage differential signaling
M
Mailbox— See IPC
Mb— Megabit
Mbps— Megabits per second
McBSP— Multichannel buffered serial port: An enhanced buffered serial port that includes the following
standard features: buffered data registers, full duplex communication, and independent clocking
and framing for receive and transmit. In addition, the McBSP includes the following enhanced
features: internal programmable clock and frame generation, multichannel mode, and
general-purpose I/O.
MCSPI— Multichannel serial port interface
MCP— Multi-chip package
MCU— Microcontroller unit (refers to the MPU)
MDDR— Mobile double-data-rate SDRAM, dedicated to mobile applications
MIPI®— Mobile industry processor interface
MMC— Multimedia card
MMC/SD— Multimedia card/secure data
MMU— Memory management unit: The MMU performs virtual-to-physical address translations, performs
access permission checks for access to the system memory, and provides the flexibility and
protection required for the OS to manage a shared physical memory space between the two
processors.
MPEG— Motion Pictures Expert Group: A compression scheme for full-motion video.
MPEG1— The first MPEG compression scheme specification
MPEG4— The most current MPEG compression scheme specification, intended for very narrow
bandwidths.
MPU— Microprocessor unit
MS— Mobile station
MSB— Most-significant bit: The highest order bit in a word. The plural form (MSBs) refers to a specified
number of high-order bits, beginning with the highest order bit and counting to the right. For
example, the 8 MSBs of a 16-bit value are bits 15 through 8.
MUX— Multiplex/multiplexer
Muxed pin— A pin is muxed when its pin control register field can be reconfigured by software to change
the function associated with the pin.
3731
SWPU177N – December 2009 – Revised November 2010
Glossary
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...