Public Version
www.ti.com
SCM Register Manual
Table 13-86. CONTROL_DEVCONF0
Address Offset
0x0000 0004
Physical address
0x4800 2274
Instance
GENERAL
Description
Static device configuration register-0. Module dedicated functions
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SPARE
RESERVED
SPARE
SPARE
RESERVED
MCBSP1_FSR
MCBSP2_CLKS
MCBSP1_CLKS
MCBSP1_CLKR
SENSDMAREQ1
SENSDMAREQ0
Bits
Field Name
Description
Type
Reset
31:27
SPARE
Spare bits
R/W
0x00
26
SPARE
Spare bit
R/W
0x1
25
SPARE
Spare bit
R/W
0x0
24:7
RESERVED
Read returns reset value
R
0x000
6
MCBSP2_CLKS
Select the CLKS input for the module McBSP2
R/W
0x0
Note : There are no external pins McBSP2_CLKR and
McBSP2_FSR for the module McBSP2. For this module,
CLKR input is from the pin McBSP2_CLKX and FSR
input is from the pin McBSP2_FSX
0x0:
CLKS is from the PRCM functional clock
0x1:
CLKS is from the external pin McBSP_CLKS
5
RESERVED
Read returns reset value.
R
0
4
MCBSP1_FSR
Select the FSR input for the module McBSP1
R/W
0x0
0x0:
FSR is from the pin McBSP1_FSR
0x1:
FSR is from the pin McBSP1_FSX
3
MCBSP1_CLKR
Select the CLKR input for the module McBSP1
R/W
0x0
0x0:
CLKR is from the pin McBSP1_CLKR
0x1:
CLKR is from the pin McBSP1_CLKX
2
MCBSP1_CLKS
Select the CLKS input for the module McBSP1
R/W
0x0
0x0:
CLKS is from the PRCM functional clock
0x1:
CLKS is from the external pin McBSP_CLKS
1
SENSDMAREQ1
Set sensitivity on SYS.DMAREQ1 input pin
R/W
0x0
0x0:
Level sensitivity
0x1:
Edge sensitivity
0
SENSDMAREQ0
Set sensitivity on SYS.DMAREQ0 input pin
R/W
0x0
0x0:
Level sensitivity
0x1:
Edge sensitivity
Table 13-87. Register Call Summary for Register CONTROL_DEVCONF0
SCM Functional Description
•
Static Device Configuration Registers
:
SCM Programming Model
•
:
•
:
•
Setting Sensitivity on sys_ndmareq[3:0] Input Pins
SCM Register Manual
•
:
2569
SWPU177N – December 2009 – Revised November 2010
System Control Module
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...