Public Version
www.ti.com
Display Subsystem Functional Description
7.4.7.6
Wide-Screen Signaling (WSS) Encoding
The encoder can embed data, encoded in accordance with the IEC61880 and ITU-R 1119 data insertion
standard, within the vertical blanking interval.
The encoder supports WSS data insertion on line 20 of every frame in the NTSC format. WSS data
insertion is enabled by activating the DSS.
[14:13] EVEN_ODD_EN bit and by
programming the
[27:8] WSS_DATA bit field.
The running clock frequency is controlled by the DSS.
[31:16] FWSS bit
field. The wide-screen signaling running clock common frequencies are detailed in
Table 7-44. Wide-Screen Signaling Run Clock Frequency Settings
NTSC Square
NTSC-601
PAL-601
PAL Square Pixel
Pixel
[31:16] FWSS bit field
0x043F
0x2F72
0x04AC
0x2B6D
value
To select the line where the WSS data are encoded, program the DSS.
[12:8] LINE
bit field.
CAUTION
The setting of the LINE[12:8] bit field value depends on the video standard:
•
PAL mode: There is an one line offset, so program the wanted line number -
1. The recommended value is line 0x16 + 1 = 0x17 (23rd line). Note that the
default value is 0x14 + 1 = 0x15 (21st line).
•
NTSC mode: There is a four line offset, so program the wanted line number
- 4. The recommended value is line 0x10 + 4 = 0x14 (20th line). Note that
the default value is 0x14 + 4 = 0x18 (24th line).
The WSS encoding block assumes that a full 10-bit video range is used to determine the 70 percent of
peak-white amplitude of a logic-1 bit. The encoder also supports WSS data insertion on line 23 in the PAL
format. Both waveforms are shown in
.
1695
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...