Public Version
www.ti.com
IPC Mailbox Register Manual
Table 14-8. MAILBOX_SYSSTATUS
Address Offset
0x014
Physical Address
0x4809 4014
Instance
MLB
Description
This register provides status information about the module, excluding the interrupt status information
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
RESETDONE
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0
R
0x000000
7:1
Reserved
Read returns 0
R
0x00
0
RESETDONE
Internal reset monitoring
R
1
Read 0x0:
Internal module reset in on-going
Read 0x1:
Reset completed
Table 14-9. Register Call Summary for Register MAILBOX_SYSSTATUS
IPC Mailbox Basic Programming Model
•
IPC Mailbox Register Manual
•
Mailbox Register Mapping Summary
Table 14-10. MAILBOX_MESSAGE_m
Address Offset
0x040 = MAILBOX_MESSAGE_0 for mailbox 0
0x044 = MAILBOX_MESSAGE_1 for mailbox 1
Physical Address
0x4809 4040 = MAILBOX_MESSAGE_0 for mailbox 0
Instance
MLB
0x4809 4044 = MAILBOX_MESSAGE_1 for mailbox 1
Description
The message register stores the next to be read message of the mailbox X
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
MESSAGEVALUEMB
Bits
Field Name
Description
Type
Reset
31:0
MESSAGEVALUEMB
Message in Mailbox
RW
0x00000000
Table 14-11. Register Call Summary for Register MAILBOX_MESSAGE_m
IPC Mailbox Functional Description
•
•
•
IPC Mailbox Basic Programming Model
•
Mailbox Communication Sequence
:
IPC Mailbox Register Manual
•
Mailbox Register Mapping Summary
2659
SWPU177N – December 2009 – Revised November 2010
Interprocessor Communication
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...