Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
2
ERRSOTHS3
Start of transmission error for lane #3
RW
0
W1toClr
0x0: READS: Event is false.
WRITES: Status bit unchanged.
0x1: READS: Event is true (pending).
WRITES: Status bit is reset.
1
ERRSOTHS2
Start of transmission error for lane #2
RW
0
W1toClr
0x0: READS: Event is false.
WRITES: Status bit unchanged.
0x1: READS: Event is true (pending).
WRITES: Status bit is reset.
0
ERRSOTHS1
Start of transmission error for lane #1
RW
0
W1toClr
0x0: READS: Event is false.
WRITES: Status bit unchanged.
0x1: READS: Event is true (pending).
WRITES: Status bit is reset.
Table 6-658. Register Call Summary for Register CSI2_COMPLEXIO1_IRQSTATUS
Camera ISP Integration
•
[0] [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17]
Camera ISP Functional Description
•
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
•
Camera ISP CSI2 REGS1 Register Description
Table 6-659. CSI2_SHORT_PACKET
Address Offset
0x0000 005C
Physical Address
Instance
See
See
Description
SHORT PACKET INFORMATION -
This register sets the 24-bit D Short Packet Data Field when the data type is between 0x8 and
x0F
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
SHORT_PACKET
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
23:0
SHORT_PACKET
Short Packet information: DATA ID + DATA FIELD
R
0x000000
Table 6-660. Register Call Summary for Register CSI2_SHORT_PACKET
Camera ISP Functional Description
•
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
1536
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...