Public Version
www.ti.com
McBSP Register Manual
Bits
Field Name
Description
Type
Reset
11
XFULL_CYCLE
Transmit full cycle mode select:
RW
0x0
0x0: McBSP module operates in transmit half-cycle mode
(transmit frame synchronization is sampled by the
opposite edge of the clock used to drive transmit data)
0x1: McBSP module operates in transmit full-cycle mode
(transmit frame synchronization is sampled by the same
edge of the clock used to drive transmit data)
10:6
RESERVED
Read returns 0x0.
R
0x00
5
DLB
Digital Loop-Back
RW
0x0
0x0: No DLB
0x1: DLB
4
RESERVED
Read returns 0x0.
R
0x0
3
XDMAEN
Transmit DMA Enable bit. When set to zero this bit will
RW
0x1
gate the external transmit DMA request, without resetting
the DMA state machine. It is recommended to change
this bit value only during transmit reset.
0x0: When set to zero this bit will gate the external
transmit DMA request,
0x1: When set to one this bit will NOT gate the external
transmit DMA request,
2:1
RESERVED
Read returns 0x0.
R
0x0
0
XDISABLE
Transmit Disable bit. When this bit is set the transmit
RW
0x0
process will stop at the next frame boundary.
0x0: The transmit process will NOT stop at the next
frame boundary.
0x1: The transmit process will stop at the next frame
boundary.
Table 21-123. Register Call Summary for Register MCBSPLP_XCCR_REG
McBSP Functional Description
•
•
Enable/Disable the Transmit and Receive Processes
•
•
:
•
McBSP Basic Programming Model
•
:
•
McBSP Initialization Procedure
•
•
:
McBSP Register Manual
•
McBSP Register Mapping Summary
:
•
:
3199
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...