Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-441. TPTCj_SAOPT
Address Offset
0x240
Physical address
0x01C1 0240
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0640
Instance
IVA2.2 TPTC1
Description
Src Actv Set Options
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TCC
FWID
PRI
SAM
DAM
TCCHEN
Reserved
Reserved
Reserved
Reserved
Reserved
TCINTEN
Bits
Field Name
Description
Type
Reset
31:23
Reserved
Read returns 0.
R
0x000
22
TCCHEN
Transfer complete chaining enable:
R
0
0: Transfer complete chaining is disabled.
1: Transfer complete chaining is enabled.
21
Reserved
Read returns 0.
R
0
20
TCINTEN
Transfer complete interrupt enable:
R
0
0: Transfer complete interrupt is disabled.
1: Transfer complete interrupt is enabled.
19:18
Reserved
Read returns 0.
R
0x0
17:12
TCC
Transfer Complete Code:
R
0x00
The 6-bit code is used to set the relevant bit in CER or IPR of the TPCC
module.
11
Reserved
Read returns 0.
R
0
10:8
FWID
FIFO width control:
R
0x0
Applies if either SAM or DAM is set to FIFO mode.
Read 0x0:
FIFO width is 8-bit
Read 0x1:
FIFO width is 16-bit
Read 0x2:
FIFO width is 32-bit
Read 0x3:
FIFO width is 64-bit
Read 0x4:
FIFO width is 128-bit
Read 0x5:
FIFO width is 256-bit
7
Reserved
Read returns 0.
R
0
6:4
PRI
Transfer Priority:
R
0x0
0: Priority 0 - Highest priority
1: Priority 1
...
7: Priority 7 - Lowest priority
Read 0x0:
Priority 0 - Highest priority
Read 0x1:
Priority 1
Read 0x2:
Priority 2
Read 0x3:
Priority 3
Read 0x4:
Priority 4
Read 0x5:
Priority 5
Read 0x6:
Priority 6
Read 0x7:
Priority 7 - Lowest Priority
3:2
Reserved
Read returns 0.
R
0x0
1
DAM
Destination Address Mode within an array:
R
0
0: INCR, Dst addressing within an array increments.
1: FIFO, Dst addressing within an array wraps around upon reaching
FIFO width.
969
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...