Public Version
SDRAM Controller (SDRC) Subsystem
www.ti.com
Table 10-133. SMS_CLASS_ARBITER2
Address Offset
0x0000 0158
Physical Address
0x6C00 0158
Instance
SMS
Description
This register controls the arbitration parameters between the class 2 request groups.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
EXTENDEDGRANT
RESERVED
RESERVED
RESERVED
HIGHPRIOVECTOR
BURST-COMPLETE
Bits
Field Name
Description
Type
Reset
31:30
RESERVED
Write 0s for future compatibility. Read returns 0s.
RW
0x0
29:26
BURST-COMPLETE
Delayed service until burst request complete
RW
0x0
BurstComplete[k], k= 2 to 5 (BURST-COMPLETE[29] is for group
number 5, BURST-COMPLETE[28] is for group number 4,
BURST-COMPLETE[27] is for group number 3,
BURST-COMPLETE[26] is for group number 2)
0x0: Group #k request to arbiter issued as soon as the first burst
request is available
0x1: Group #k request to arbiter delayed until a complete burst
transaction is buffered
25:20
RESERVED
Write 0s for future compatibility. Read returns 0s.
RW
0x00
19:12
EXTENDEDGRANT
Vector specifying the number of consecutive services a group is
RW
0x55
granted. 2 bits per group ExtendedGrant[2*k+1,2*k], k = 2 to 5
(EXTENDEDGRANT[19:18] is for group number 5,
EXTENDEDGRANT[17:16] is for group number 4,
EXTENDEDGRANT[15:14] is for group number 3,
EXTENDEDGRANT[13:12] is for group number 2)
0x1: 1 service for group #k when granted
0x2: 2 services for group #k when granted
0x3: 3 services for group #k when granted
11:6
RESERVED
Write 0s for future compatibility. Read returns 0s.
RW
0x00
5:2
HIGHPRIOVECTOR
Vector allocating a higher priority to one of the class members. A
RW
0x0
single group may be given this attribute at a time. HighPrioVector[k],
k= 2 to 5 (HIGHPRIOVECTOR[5] is for group number 5,
HIGHPRIOVECTOR[4] is for group number 4,
HIGHPRIOVECTOR[3] is for group number 3,
HIGHPRIOVECTOR[2] is for group number 2)
0x0: Group #k has standard priority (LRU based).
0x1: Group #k has the highest priority over all other class members.
1:0
RESERVED
Write 0s for future compatibility. Read returns 0s.
RW
0x0
Table 10-134. Register Call Summary for Register SMS_CLASS_ARBITER2
SDRAM Controller (SDRC) Subsystem
•
•
Memory-Access Scheduler Configuration
:
•
•
2308Memory Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...