Public Version
www.ti.com
ICEPick Module
Bits
Field Name
Description
Type
Reset
7
WRITE
Must be 1 to write the Connect Key. A value of 0 is a read. When
R (ARST)
0b
read, a value of 0 is returned.
6:4
RESERVED
Reserved, read return reset value
R (ARST)
000b
3:0
CONNECTKEY
When this field holds the key-code of 1001, the scan controller is
R (ARST)
0110b
considered to be connected. All other values are the
not-connected state.In this state, only a limited number of IR
instructions are valid.
27.2.4.6.3.1 TAP_ROUTING_REG Description
and
describe the TAP_ROUTING register and the mode block selection,
respectively.
Table 27-14. TAP_ROUTING
Description
This register permit read/write on register situated in different block of ICEPick module
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
BLOCK
REGISTER
PAYLOAD
WRITE
Bits
Field Name
Description
Type
Reset
31
WRITE
Write 0 a read operation is executed
RW
-
Write 1 a write operation is executed
Read 0 previous write successful
Read 1 previous write failed
30:28
BLOCK
Select the block to read/write. See
RW
-
27:24
REGISTER
Select the register in the block to read/write. See
RW
-
and
23:0
PAYLOAD
Data payload to read or write
RW
-
Table 27-15. TAP Routing Mode Block Selection
Block Select
Block
000
ICEPick Control
001
Reserved
010
Debug TAP Linking Control
011
Reserved
100
Reserved
101
Reserved
110
Reserved
111
Reserved
NOTE:
A read to a reserved register returns 0.
27.2.4.6.3.1.1 ICEPick Control Block
shows registers available in the ICEPick control block and the value of the
TAP_ROUTING_REG[27:24] bit field used to access them.
3599
SWPU177N – December 2009 – Revised November 2010
Debug and Emulation
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...