Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-305. Register Call Summary for Register VENC_GAIN_V
Display Subsystem Functional Description
•
:
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-306. VENC_GAIN_Y
Address Offset
0x38
Physical address
0x4805 0C38
Instance
VENC
Description
Gain control of Y signal
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
GY
Bits
Field Name
Description
Type
Reset
31:9
Reserved
Reserved. Read returns 0s.
RW
0x000000
8:0
GY
Gain control of Y signal. Following are typical programming examples for
RW
0x12F
NTSC/PAL standards.
NTSC with 7.5 IRE pedestal: WHITE - BLACK = 92.5 IRE GY = 0x12F
NTSC with no pedestal: WHITE - BLACK = 100 IRE GY = 0x147
PAL with no pedestal: WHITE - BLACK = 100 IRE GY = 0x140
Table 7-307. Register Call Summary for Register VENC_GAIN_Y
Display Subsystem Functional Description
•
:
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-308. VENC_BLACK_LEVEL
Address Offset
0x3C
Physical address
0x4805 0C3C
Instance
VENC
Description
Video Encoder BLACK LEVEL
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
BLACK
Bits
Field Name
Description
Type
Reset
31:7
Reserved
Reserved. Read returns 0.
RW
0x0000000
6:0
BLACK
Black level setting. Following are typical programming examples for
RW
0x43
NTSC/PAL standards.
NTSC with 7.5 IRE pedestal: WHITE - BLACK = 92.5 IRE BLACK_LEVEL =
0x43
NTSC with no pedestal: WHITE - BLACK = 100 IRE BLACK_LEVEL = 0x38
PAL with no pedestal: WHITE - BLACK = 100 IRE BLACK_LEVEL = 0x3B
1889
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...