Public Version
www.ti.com
MPU Subsystem Overview
•
Level 1: 32KB instruction and 32KB data caches - 4 ways associative, 64 bytes/line
•
Level 2: L2 cache and cache controller are embedded within the ARM Cortex-A8 CPU - 256KB,
8 ways associative, 64 bytes/line, parity and error-correction code (ECC) supported
–
Memory management unit (MMU) and translation look-aside buffers (TLBs) - separate instruction
and data TLB, 32 entries each
–
integrated trace and debug features
•
Interrupt controller (INTC) - allows up to 96 level-sensitive interrupt inputs (For details, see
Interrupt Controller.)
•
Local interconnect between ARM Cortex-A8 CPU, Interrupt controller, and L3 interconnect
•
Clock generation and control module - generates clocks, power modes, and idle and active
acknowledge signals
•
Emulation features: ICECrusher™, Embedded Trace Macrocell™ ( ETM™). The Cortex-A8 MPU
implements an APB (Advanced Peripheral Bus) slave interface that allows access to ETM,
ICECrusherCS and debug registers.
677
SWPU177N – December 2009 – Revised November 2010
MPU Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...