Public Version
SGX Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
13
INIT_MDISCACK
Memory request FIFO full
RW
-
Write 0x0: clear the event.
Read 0x0: no event pending
Read 0x1: event pending
Write 0x1: set the event and interrupt if enabled (debug
only)
12
INIT_SCONNECT2
Defines whether to wait in M_WAIT state for MConnect
R
-
FSM
Read 0x0: Skip M_WAIT state.
Read 0x1: Wait in M_WAIT state.
11
INIT_SCONNECT1
Defines the busy-ness state of the slave
R
-
Read 0x0: Slave is drained
Read 0x1: Slave is loaded
10
INIT_SCONNECT0
Disconnect from slave
R
-
Read 0x0: Disconnect request from slave.
Read 0x1: Connect request from slave.
9:8
INIT_MCONNECT
Initiator MConnect state
R
0bxx
Read 0x0: State is M_OFF.
Read 0x1: State is M_WAIT.
Read 0x2: State is M_DISC.
Read 0x3: State is M_CON
7:6
TARGET_SIDLEACK
Acknowledge the SIdleAck state machine
R
0bxx
Read 0x0: State is FUNCT
Read 0x1: State is SLEEP TRANS
Read 0x2: Reserved
Read 0x3: State is IDLE.
5:4
TARGET_SDISCACK
Acknowledge the SDiscAck state machine
R
0bxx
Read 0x0: State is FUNCT
Read 0x1: State is TRANS
Read 0x2: Reserved
Read 0x3: State is IDLE.
3
TARGET_SIDLEREQ
Request the target to go idle.
R
-
Read 0x0: Don't go idle, or go active.
Read 0x1: Go idle.
2
TARGET_SCONNECT
Target SConnect state
R
-
Read 0x0: Disconnect interface.
Read 0x1: Connect OCP interface.
1:0
TARGET_MCONNECT
Target MConnect state
R
0bxx
Read 0x0: Target is in M_OFF state
Read 0x1: Target is in M_WAIT disconnect state.
Read 0x2: Target is in M_DISC state.
Read 0x3: Target is in M_CON state.
Table 8-41. Register Call Summary for Register OCP_DEBUG_STATUS
SGX Register Manual
•
19882D/3D Graphics Accelerator
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...