Public Version
www.ti.com
HS I
2
C Register Manual
Bits
Field Name
Description
Type
Reset
3:2
Reserved
Write 0s for future compatibility. Read returns 0
RW
0x0
1
STP
Stop condition (master mode only). The STP bit is
RW
0
cleared by the module itself once it has generated and
detected the programmed stop condition on the bus.
0x0:
No action or generated stop (P) condition
detected on the bus (by the module)
0x1:
Stop condition queried
0
STT
Start condition (master mode only). The STT bit is
RW
0
cleared by the module itself once it has generated and
detected the programmed start condition on the bus.
0x0:
No action or generated start (S) condition
detected (by the module)
0x1:
Start condition queried
Table 17-36. Register Call Summary for Register I2C_CON
HS I2C Environment
•
HS I2C SCCB Interface Typical Connections
HS I2C Integration
•
:
•
[6] [7] [8] [9] [10] [11] [12]
HS I2C Functional Description
•
:
•
HS I2C Transmit Mode in I2C Mode
:
•
HS I2C Receive Mode in I2C Mode
•
HS I2C FIFO Interrupt Mode Operation
•
HS I2C Programmable Multislave Channel Feature (I2C Mode Only)
•
:
•
•
HS I2C Write and Read Operations in SCCB Mode
HS I2C Basic Programming Model
•
HS I2C Main Program (I2C Mode)
[32] [33] [34] [35] [36] [37] [38] [39] [40] [41]
•
HS I2C Programming Flow Diagrams (I2C Mode)
[42] [43] [44] [45] [46] [47] [48] [49] [50] [51] [52] [53] [54] [55] [56] [57] [58]
[59] [60] [61] [62] [63] [64] [65]
•
HS I2C Main Program (SCCB Mode)
:
HS I2C Register Manual
•
•
Table 17-37. I2C_OA0
Address Offset
0x28
Physical Address
0x4806 0028
Instance
I2C3
0x4807 0028
I2C1
0x4807 2028
I2C2
Description
This register is used to specify the module I2C 7-bit or 10-bit address for the I2C operations or
the 8-bit subaddress of the SCCB module register for the SCCB operations.
Type
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MCODE
RESERVED
OA
2831
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...