Public Version
PRCM Register Manual
www.ti.com
Table 3-440. Register Call Summary for Register PRM_VC_SMPS_SA
PRCM Basic Programming Model
•
•
PRM_VC_CH_CONF (Voltage Controller Channel Configuration Register)
•
PRM_VC_BYPASS_VAL (Voltage Controller Bypass Command Register)
•
Voltage Controller Initialization Basic Programming Model
PRCM Use Cases and Tips
•
Device SmartReflex Initialization
:
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
Table 3-441. PRM_VC_SMPS_VOL_RA
Address Offset
0x0000 0024
Physical Address
0x4830 7224
Instance
Global_Reg_PRM
Description
This register allows the setting of the voltage configuration register address for the VDD channels.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
VOLRA1
RESERVED
VOLRA0
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x00
23:16
VOLRA1
Set the voltage configuration register address value for
RW
0x00
the second VDD channel (VDD2).
15:8
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x00
7:0
VOLRA0
Set the voltage configuration register address value for
RW
0x00
the first VDD channel (VDD1).
Table 3-442. Register Call Summary for Register PRM_VC_SMPS_VOL_RA
PRCM Basic Programming Model
•
•
PRM_VC_BYPASS_VAL (Voltage Controller Bypass Command Register)
•
Voltage Controller Initialization Basic Programming Model
PRCM Use Cases and Tips
•
Device SmartReflex Initialization
:
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
Table 3-443. PRM_VC_SMPS_CMD_RA
Address Offset
0x0000 0028
Physical Address
0x4830 7228
Instance
Global_Reg_PRM
Description
This register allows the setting of the ON/Retention/OFF command configuration register address for the
VDD channels. It is used if the Power IC device has different register addresses for voltage value and
ON/Retention/OFF command.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CMDRA1
RESERVED
CMDRA0
628
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...