Public Version
www.ti.com
6-17.
Camera ISP CSI1/CCP2B Receiver Interrupt Details
.............................................................
6-18.
Camera ISP CSI2A and CSI2C Receivers Event Generation
....................................................
6-19.
Camera ISP CSI2A and CSI2C Receiver Event Generation from PHY
.........................................
6-20.
Camera ISP CSI2A and CSI2C CTx Receiver Event Generation
...............................................
6-21.
Camera ISP Allowed Data Flows for Hardware
....................................................................
6-22.
Camera ISP CSI1/CCP2B Transmitter Classification
..............................................................
6-23.
Camera ISP CSI1/CCP2B Logical Channel Values in Synchronization Codes
................................
6-24.
Camera ISP CSI1/CCP2B Memory-to-Memory Supported Operations
.........................................
6-25.
Camera ISP CSI1/CCP2B Memory-to-Video Processing Hardware Supported Formats
.....................
6-26.
Camera ISP CSI1/CCP2B Data Packing Benefit and Constraints
...............................................
6-27.
Camera ISP CSI1/CCP2B Output Width Restrictions in Memory-to-Memory Operation
.....................
6-28.
Camera ISP CSI1/CCP2B Image Data Operating Modes and Alignment Constraints
........................
6-29.
Camera ISP CSI2 ECC Event Logging
..............................................................................
6-30.
Camera ISP Pixel Format Modes
....................................................................................
6-31.
Camera ISP CSI2 Transcode Alignment Constraints
..............................................................
6-32.
Camera ISP CSI2 Supported Transcoding Output Formats
......................................................
6-33.
Camera ISP CSI2 Possible Time-Out Value for RxMode Counter
..............................................
6-34.
Camera ISP Timing Control Control-Signal Generator: CNTCLK Frequencies
................................
6-35.
Camera ISP Bridge-Lane Shifter
.....................................................................................
6-36.
Camera ISP CCDC Reformatter Output Limitations
...............................................................
6-37.
Camera ISP CCDC CCDC_SDOFST Description
.................................................................
6-38.
Camera ISP CCDC Memory Output Format for RAW Data
......................................................
6-39.
Camera ISP CCDC Memory Output Format for YUV Data
.......................................................
6-40.
Camera ISP VPBE Preview Image Cropping by Preview Functions
............................................
6-41.
Camera ISP VPBE Resizer Use Constraints
.......................................................................
6-42.
Camera ISP VPBE Resizer Arrangement of the Filter Coefficients
..............................................
6-43.
Camera ISP VPBE Resizer Input Size Calculations
...............................................................
6-44.
Camera ISP VPBE Resizer Processing Example for 1:2:56 Horizontal Resize
................................
6-45.
Camera ISP Histogram White Balance Field-to-Pattern Assignments
..........................................
6-46.
Camera ISP Histogram Regions and Bins
..........................................................................
6-47.
Camera ISP Shared Buffer Logic Fixed Parameters
..............................................................
6-48.
Camera ISP Shared Buffer Logic Number of Request Registers
................................................
6-49.
Camera ISP Circular Buffer Fragmentation Support Physical Window Addresses
............................
6-50.
Camera ISP Circular Buffer VRFB Maximum Supported Frame Size
...........................................
6-51.
Camera ISP Circular Buffer VRFB Extended Supported Frame Size
...........................................
6-52.
Camera ISP Circular Buffer Internal Variables
.....................................................................
6-53.
Camera ISP Circular Buffer Internal State After Reset
............................................................
6-54.
Camera ISP Circular Buffer Address Identification
................................................................
6-55.
Camera ISP Circular Buffer Address Translation
..................................................................
6-56.
Camera ISP Circular Buffer Window Level Increment
.............................................................
6-57.
Camera ISP Circular Buffer Window Level Comparison
..........................................................
6-58.
Camera ISP PRCM Registers Settings
..............................................................................
6-59.
Camera ISP CSI1/CCP2B CCP2_LCx_CTRL[7:2] FORMAT and CCP2_CTRL[11] VP_ONLY_EN = 1
Settings
..................................................................................................................
6-60.
Camera ISP CSI2 Receiver-Supported Data Types
...............................................................
6-61.
Camera ISP CCDC Required Configuration Parameters
.........................................................
6-62.
Camera ISP CCDC Conditional Configuration Parameters
.......................................................
6-63.
Camera ISP CCDC Conventional Readout Pattern 1 to 1
........................................................
6-64.
Camera ISP CCDC Dual Readout Pattern 1 to 1
..................................................................
108
List of Tables
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...