Public Version
www.ti.com
MMC/SD/SDIO Register Manual
Table 24-72. Register Call Summary for Register MMCHS_IE (continued)
MMC/SD/SDIO Register Manual
•
•
:
Table 24-73. MMCHS_ISE
Address Offset
0x138
Physical Address
0x4809 C138
Instance
MMCHS1
0x480A D138
MMCHS3
0x480B 4138
MMCHS2
Description
Interrupt signal enable register
This register allows to enable/disable the module internal sources of status, on an event-by-event basis.
[31:16] = Error Interrupt Signal Enable
[15:0] = Normal Interrupt Signal Enable
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
NULL
Reserved
Reserved
Reserved
Reserved
Reserved
TC_SIGEN
CC_SIGEN
CIE_SIGEN
OBI_SIGEN
ACE_SIGEN
DEB_SIGEN
CEB_SIGEN
DTO_SIGEN
CTO_SIGEN
BRR_SIGEN
BGE_SIGEN
BWR_SIGEN
CIRQ_SIGEN
BADA_SIGEN
CERR_SIGEN
DCRC_SIGEN
CCRC_SIGEN
Bits
Field Name
Description
Type
Reset
31:30
Reserved
Reserved bit field. Do not write any value.
R
0
29
BADA_SIGEN
Bad access to data space signal status Enable
RW
0
0x0:
Masked
0x1:
Enabled
28
CERR_SIGEN
Card error interrupt signal status Enable
RW
0
0x0:
Masked
0x1:
Enabled
27:25
Reserved
Reserved bit field. Do not write any value
R
0x0
24
ACE_SIGEN
Auto CMD12 error signal status Enable
RW
0
0x0:
Masked
0x1:
Enabled
23
Reserved
Reserved bit field. Do not write any value
R
0
22
DEB_SIGEN
Data end bit error signal status Enable
RW
0
0x0:
Masked
0x1:
Enabled
21
DCRC_SIGEN
Data CRC error signal status Enable
RW
0
0x0:
Masked
0x1:
Enabled
20
DTO_SIGEN
Data timeout error signal status Enable
RW
0
0x0:
Masked
0x1:
Enabled
19
CIE_SIGEN
Command index error signal status Enable
RW
0
0x0:
Masked
0x1:
Enabled
18
CEB_SIGEN
Command end bit error signal status Enable
RW
0
0x0:
Masked
0x1:
Enabled
3455
SWPU177N – December 2009 – Revised November 2010
MMC/SD/SDIO Card Interface
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...