Public Version
www.ti.com
15-4.
MMU Address Translation
.............................................................................................
15-5.
MMU Usage Examples
................................................................................................
15-6.
MMU Architecture
......................................................................................................
15-7.
Translation Process
....................................................................................................
15-8.
Translation Hierarchy
..................................................................................................
15-9.
First-Level Descriptor Address Calculation
.........................................................................
15-10. Detailed First-Level Descriptor Address Calculation
...............................................................
15-11. Section Translation Summary
........................................................................................
15-12. Supersection Translation Summary
..................................................................................
15-13. Two-Level Translation
.................................................................................................
15-14. Small Page Translation Summary
....................................................................................
15-15. Large Page Translation Summary
...................................................................................
15-16. TLB Entry Lock Mechanism
...........................................................................................
15-17. TLB Entry Structure
....................................................................................................
15-18. MMU Configuration Strategies
........................................................................................
15-19. MMUn Translation Table Hierarchy
..................................................................................
15-20. Translation of a Supersection
.........................................................................................
15-21. Translation of a Section
...............................................................................................
15-22. Translation of a Large Page Included in a Page Table
............................................................
15-23. Translation of an Extended Small Page Included in a Page Table
..............................................
16-1.
Timers
....................................................................................................................
16-2.
GP Timers Overview
...................................................................................................
16-3.
GP Timers External System Interface
...............................................................................
16-4.
GP Timer Integration
...................................................................................................
16-5.
Wake-Up Request Generation
........................................................................................
16-6.
Block Diagram of GPTIMER3 through GPTIMER9 and GPTIMER11
...........................................
16-7.
Block Diagram of GPTIMER1, GPTIMER2, and GPTIMER10
...................................................
16-8.
GPTi.TCRR Timing Value
.............................................................................................
16-9.
Block Diagram of the 1-ms Tick Module
.............................................................................
16-10. Capture Wave Example for GPTi.TCLR[13] CAPT_MODE = 0
..................................................
16-11. Capture Wave Example for GPTi.TCLR[13] CAPT_MODE = 1
..................................................
16-12. Timing Diagram of PWM With GPTi.TCLR[7] SCPWM Bit = 0
...................................................
16-13. Timing Diagram of PWM With GPTi.TCLR[7] SCPWM Bit = 1
...................................................
16-14. WDTs Block Diagram
..................................................................................................
16-15. WDT Integration
........................................................................................................
16-16. 32-Bit WDT Functional Block Diagram
..............................................................................
16-17. WDT General Functional View
.......................................................................................
16-18. 32-kHz Sync Timer Block Diagram
..................................................................................
17-1.
HS I
2
C Controllers Overview Block Diagram
........................................................................
17-2.
HS I
2
C Controllers and Typical Connections to I
2
C Devices
......................................................
17-3.
HS I
2
C Controller Interface Signals in I
2
C Mode
....................................................................
17-4.
HS I
2
C Serial Data Transfer
...........................................................................................
17-5.
HS I
2
C Bit Data Validity Transfer on the I
2
C Bus
...................................................................
17-6.
HS I
2
C Start and Stop Condition Events
............................................................................
17-7.
HS I
2
C Data Transfer Formats in F/S Mode
........................................................................
17-8.
HS I
2
C Data Transfers in HS Mode
..................................................................................
17-9.
HS I
2
C Arbitration Between Master Transmitters
...................................................................
17-10. HS I
2
C Synchronization of I
2
C Clock Generators
...................................................................
17-11. HS I
2
C Controllers and Typical Connections to SCCB Devices
..................................................
70
List of Figures
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...