Public Version
www.ti.com
3-39.
CM Clock Generator Functional Overview
...........................................................................
3-40.
Generic DPLL Functional Diagram
....................................................................................
3-41.
DPLL3 Clocks
............................................................................................................
3-42.
DPLL5 Clocks
............................................................................................................
3-43.
DPLL4 Functional Diagram
.............................................................................................
3-44.
DPLL4 Clocks
............................................................................................................
3-45.
MPU Power Domain Clocking Scheme
...............................................................................
3-46.
IVA2 Power Domain Clocking Scheme
...............................................................................
3-47.
SGX Power Domain Clocking Scheme
...............................................................................
3-48.
CORE Clock Signals: Part 1
............................................................................................
3-49.
CORE Clock Signals: Part 2
............................................................................................
3-50.
CORE Clock Signals: Part 3
............................................................................................
3-51.
EFUSE Clock Signals
...................................................................................................
3-52.
DSS Clock Signals
.......................................................................................................
3-53.
CAM Clock Signals
......................................................................................................
3-54.
USBHOST Clock Signals
...............................................................................................
3-55.
WKUP Clock Signals
....................................................................................................
3-56.
PER Clock Signals
.......................................................................................................
3-57.
SMARTREFLEX Clock Signals
........................................................................................
3-58.
DPLL Clock Signals
.....................................................................................................
3-59.
System Clock Oscillator Controls
......................................................................................
3-60.
Common PRM Source-Clock Controls
................................................................................
3-61.
Common CM Source-Clock Controls
..................................................................................
3-62.
Common Interface Clock Controls
.....................................................................................
3-63.
DPLL Power Domain Clock Controls
..................................................................................
3-64.
SGX Power Domain Clock Controls
...................................................................................
3-65.
CORE Power Domain Clock Controls: Part 1
........................................................................
3-66.
CORE Power Domain Clock Controls: Part 2
........................................................................
3-67.
EFUSE Power Domain Clock Controls
...............................................................................
3-68.
DSS Power Domain Clock Controls
...................................................................................
3-69.
CAM Power Domain Clock Controls
..................................................................................
3-70.
USBHOST Power Domain Clock Controls
...........................................................................
3-71.
WKUP Power Domain Clock Controls
................................................................................
3-72.
PER Power Domain Clock Controls: Part 1
..........................................................................
3-73.
PER Power Domain Clock Controls: Part 2
..........................................................................
3-74.
SMARTREFLEX Power Domain Clock Controls
.....................................................................
3-75.
Power Domain Sleep/Wake-Up Transition
...........................................................................
3-76.
Device Power Reset and Clock Controllers
..........................................................................
3-77.
Save-and-Restore Sequence
...........................................................................................
3-78.
Overview of Device Voltage Domains
.................................................................................
3-79.
Overview of Device Voltage Distribution
..............................................................................
3-80.
PRM Voltage Control Architecture
.....................................................................................
3-81.
Voltage Transition Controlled by sys_nvmode2
.....................................................................
3-82.
SmartReflex Integration
.................................................................................................
3-83.
SmartReflex Module Functional Overview
............................................................................
3-84.
Voltage Processor Functional Overview
..............................................................................
3-85.
SmartReflex - SMPS Communication for Automatic Voltage Adjustments
.......................................
3-86.
Device Off-Mode Control Overview
....................................................................................
3-87.
sys_clkout2 Gating Polarity Control
...................................................................................
59
SWPU177N – December 2009 – Revised November 2010
List of Figures
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...