Public Version
High-Speed USB Host Subsystem
www.ti.com
Table 22-58. OHCI Registers Mapping Summary (continued)
Register Name
Type
Register
Address Offset
Physical Address
Width (Bits)
RW
32
0x0000 0018
0x4806 4418
R
32
0x0000 001C
0x4806 441C
RW
32
0x0000 0020
0x4806 4420
RW
32
0x0000 0024
0x4806 4424
RW
32
0x0000 0028
0x4806 4428
RW
32
0x0000 002C
0x4806 442C
R
32
0x0000 0030
0x4806 4430
RW
32
0x0000 0034
0x4806 4434
R
32
0x0000 0038
0x4806 4438
R
32
0x0000 003C
0x4806 443C
RW
32
0x0000 0040
0x4806 4440
RW
32
0x0000 0044
0x4806 4444
RW
32
0x0000 0048
0x4806 4448
RW
32
0x0000 004C
0x4806 444C
RW
32
0x0000 0050
0x4806 4450
RW
32
0x0000 0054
0x4806 4454
RW
32
0x0000 0058
0x4806 4458
RW
32
0x0000 005C
0x4806 445C
OHCI register descriptions conform to the OHCI USB standard: Open Host controller Interface
Specification for USB, Release 1.0a.
For more information about these registers, or for new specification releases, search OHCI on
www.usb.org.
Table 22-59. EHCI Registers Mapping Summary
Register Name
Type
Register
Address Offset
Physical Address
Width
(Bits)
R
32
0x0000 0000
0x4806 4800
R
32
0x0000 0004
0x4806 4804
R
32
0x0000 0008
0x4806 4808
RW
32
0x0000 0010
0x4806 4810
RW
32
0x0000 0014
0x4806 4814
RW
32
0x0000 0018
0x4806 4818
RW
32
0x0000 001C
0x4806 481C
R
32
0x0000 0020
0x4806 4820
RW
32
0x0000 0024
0x4806 4824
RW
32
0x0000 0028
0x4806 4828
RW
32
0x0000 0050
0x4806 4850
(1)
RW
32
0x0000 0054 +
0x4806 4854 +
(0x04 * I)
(0x04 * I)
RW
32
0x0000 0090
0x4806 4890
RW
32
0x0000 0094
0x4806 4894
RW
32
0x0000 0098
0x4806 4898
RW
32
0x0000 009C
0x4806 489C
RW
32
0x0000 00A0
0x4806 48A0
RW
32
0x0000 00A4
0x4806 48A4
(1)
i = 0 to 2
3288High-Speed USB Host Subsystem and High-Speed USB OTG Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...