Public Version
L4 Interconnects
www.ti.com
Table 9-105. L4-Per Target Agents (continued)
Module Name
Description
UART4
Universal asynchronous receiver transmitter port 4
McBSP2
Multichannel buffered serial port 2
McBSP3
Multichannel buffered serial port 3
McBSP4
Multichannel buffered serial port 4
GPTIMER2
General-purpose timer 2
GPTIMER3
General-purpose timer 3
GPTIMER4
General-purpose timer 4
GPTIMER5
General-purpose timer 5
GPTIMER6
General-purpose timer 6
GPTIMER7
General-purpose timer 7
GPTIMER8
General-purpose timer 8
GPTIMER9
General-purpose timer 9
GPIO2
General-purpose I/O 2
GPIO3
General-purpose I/O 3
GPIO4
General-purpose I/O 4
GPIO5
General-purpose I/O 5
GPIO6
General-purpose I/O 6
NOTE:
A unique port is used for communication between the L3 interconnect and the L4-Core
interconnect to allow the L3 initiators to access the L4-Per targets.
For the list of initiators authorized to access the L4-Per peripherals, see
. For
details on restricted access, see
, Protection Mechanism.
9.3.1.3
L4-Emu Interconnect
The L4-Emu interconnect handles only transfers to peripherals in the EMU power domain.
lists the TAs.
Table 9-106. L4-Emu Target Agents
Module Name
Description
L4-Wakeup
L4-Wakeup interconnect
SDTI
System debug trace interface
ETB
Embedded trace buffer
TPIU
Trace port interface unit
MPU
ARM9
DAP
Debug access port
Not all initiators can access all the targets in the L4-Emu interconnect. Additional restrictions affect the
ability of these initiators to access the L4-Emu peripherals.
lists which initiators can access
the L4-Emu interconnect.
NOTE:
For the list of initiators authorized to access the L4-Emu peripherals, see
. For
details on restricted access, see
, Protection Mechanism.
2058
Interconnect
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...