Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
Read 1: MCUDisable acknowledge status is set.
Write 0: MCUDisable interrupt status is unchanged.
Write 1: MCUDisable interrupt status is cleared.
Table 3-558. Register Call Summary for Register IRQSTATUS
PRCM Functional Description
•
:
PRCM Register Manual
•
:
Table 3-559. IRQENABLE_SET
Address Offset
0x0000 002C
Physical Address
0x480C 902C
Instance
SR1
0x480C B02C
SR2
Description
MCU interrupt enable flag and set
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
MCUVALIDINTENASET
MCUACCUMINTENASET
MCUBOUNDSINTENASET
MCUDISABLEACKINTSTATENA
Bits
Field Name
Description
Type
Reset
31:4
RESERVED
Reserved
R
0x0000000
3
MCUACCUMINTENASET
Read mode:
RW
0
0: Accum interrupt generation is disabled/masked.
1: Accum interrupt generation is enabled.
Write mode:
0: No change to Accum interrupt enable.
1: Enable Accum interrupt generation.
2
MCUVALIDINTENASET
Read mode:
RW
0
0: Valid interrupt generation is disabled/masked.
1: Valid interrupt generation is enabled.
Write mode:
0: No change to valid interrupt enable.
1: Enable valid interrupt generation.
1
MCUBOUNDSINTENASET
Read mode:
RW
0
0: Bounds interrupt generation is disabled/masked.
1: Bounds interrupt generation is enabled.
Write mode:
0: No change to bounds interrupt enable.
1: Enable bounds interrupt generation.
669
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...