Public Version
www.ti.com
SCM Functional Description
Table 13-40. Internal Signals Multiplexed on OBSMUX10
Out Signal Name
Muxed Signal Name
OBSMUX10 Field
Description
High State
Low State
CONTROL.
[22:16] (dec)
CORE_OBSMUX10
(1)
tie_low
0
-
–
-
PRCM_CPEFUSE_FCLK
1
Functional clock of the
–
–
EFUSE module
PRCM_DPLL2_idle
2
Indicates whether the
Domain is in
Domain is not
DPLL2 is idle
idle mode.
in idle mode.
PRCM_DPLL5_idle
3
Indicates whether the
Domain is in
Domain is not
DPLL5 is idle
idle mode.
in idle mode.
PRCM_CAM_IClkIsNotRu
4
Indicates is the CAM
Clock is not
Clock is
nning
interface clock is running
running.
running.
or not
PRCM_SGX_domainNrea
5
Indicates whether the
Domain is not Domain is
dy
MPU domain is ready. In
ready.
ready.
other words, is domain
transition ongoing ?
PRCM_DSS_forceSleep
6
Indicates whether the
Sleep mode
Sleep mode
DSS domain is forced to
is forced.
is not forced.
sleep mode
PRCM_USBHOST_domai
7
Indicates whether the
Domain is
Domain is not
nFreeze
USBHOST domain is
frozen.
frozen.
frozen
Reserved
(10:8)
–
–
–
This information is not
11
This information is not
available in public domain.
available in public domain.
PRCM_PER_96M_GFCL
12
96-MHz functional clock of –
–
K
the PER domain
PRCM_EMU_MPU_ALW
13
Functional clock of the
–
–
ON_CLK
MPU module in the EMU
domain
Reserved
(25:14)
–
–
–
PRCM_IVA_FCLK
26
Functional clock of the
–
–
IVA2 module.
Reserved
(30:27)
–
–
–
PRCM_Dpll5_LOSSREF
31
Reference input loss
Signal
Signal not
acknowledge of DPLL5
acknowledge
acknowledge
d.
d.
PRCM_Dpll2_FREQLOCK
32
Indicates whether the
DPLL
DPLL
frequency of DPLL2 is
frequency is
frequency is
locked
locked.
not locked.
PRCM_Dpll5_M2X2_CLK
33
M2X2 clock generated by
–
–
DPLL5
PRCM_Dpll4_FREQLOCK
34
Indicates whether the
DPLL
DPLL
frequency of DPLL4 is
frequency is
frequency is
locked
locked.
not locked.
Reserved
(127:35)
–
–
–
(1)
0x00 in WKUPOBSMUX10 field CONTROL.CONTROL_WKUP_DEBOBS_2[20:16]
2497
SWPU177N – December 2009 – Revised November 2010
System Control Module
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...