Public Version
www.ti.com
General-Purpose Timers Register Manual
Bits
Field Name
DESCRIPTION
Type
Reset
0x0:
Force-idle. An idle request is acknowledged
unconditionally.
0x1:
No-idle. An idle request is never acknowledged.
0x2:
Smart-idle. Acknowledgement to an idle request is
given based on the internal activity of the module.
0x3:
Reserved. Do not use.
2
ENAWAKEUP
Wake-up feature global control
RW
0
0x0:
No wake-up line assertion in idle mode
0x1:
Wake-up line assertion enabled in smart-idle
mode
1
SOFTRESET
Software reset. This bit is automatically reset by the
RW
0
hardware. During reads, it always returns 0.
0x0:
Normal mode
0x1:
The module is reset.
0
AUTOIDLE
Internal L4 interface clock gating strategy
0
0x0:
L4 interface clock is free-running.
0x1:
Automatic L4 interface clock gating strategy is
applied, based on the L4 interface activity.
Table 16-19. Register Call Summary for Register TIOCP_CFG
General-Purpose Timers
•
:
•
•
•
:
•
•
General-Purpose Timers Register Manual
•
GP Timer Register Mapping Summary
Table 16-20. TISTAT
Address Offset
0x014
Physical Address
0x4831 8014
Instance
GPT1
0x4903 2014
GPT2
0x4903 4014
GPT3
0x4903 6014
GPT4
0x4903 8014
GPT5
0x4903 A014
GPT6
0x4903 C014
GPT7
0x4903 E014
GPT8
0x4904 0014
GPT9
0x4808 6014
GPT10
0x4808 8014
GPT11
Description
This register provides status information about the module, excluding the interrupt status
information.
Type
R
2729
SWPU177N – December 2009 – Revised November 2010
Timers
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...