Public Version
www.ti.com
High-Speed USB Host Subsystem
Table 22-25. I/O Description (continued)
Signal Name
I/O
(1)
Description
Reset Value
hsusb2_tll_nxt
O
Next signal from ULPI link controller
0
hsusb2_tll_data0
I/O
Bidirectional DATA0
0
hsusb2_tll_data1
I/O
Bidirectional DATA1
0
hsusb2_tll_data2
I/O
Bidirectional DATA2
0
hsusb2_tll_data3
I/O
Bidirectional DATA3
0
hsusb2_tll_data4
I/O
Bidirectional DATA4
0
hsusb2_tll_data5
I/O
Bidirectional DATA5
0
hsusb2_tll_data6
I/O
Bidirectional DATA6
0
hsusb2_tll_data7
I/O
Bidirectional DATA7
0
HSUSB3 TLL
hsusb3_tll_clk
O
60-MHz clock output to ULPI link controller
(2)
0
hsusb3_tll_dir
O
Data direction control from ULPI link controller
0
hsusb3_tll_stp
I
Stop signal to ULPI link controller
n/a
hsusb3_tll_nxt
O
Next signal from ULPI link controller
0
hsusb3_tll_data0
I/O
Bidirectional DATA0
0
hsusb3_tll_data1
I/O
Bidirectional DATA1
0
hsusb3_tll_data2
I/O
Bidirectional DATA2
0
hsusb3_tll_data3
I/O
Bidirectional DATA3
0
hsusb3_tll_data4
I/O
Bidirectional DATA4
0
hsusb3_tll_data5
I/O
Bidirectional DATA5
0
hsusb3_tll_data6
I/O
Bidirectional DATA6
0
hsusb3_tll_data7
I/O
Bidirectional DATA7
0
ULPI (PHY) Interfaces and ULPI TLL Interfaces can not be used together: Either the ULPI (PHY)
Interfaces or the ULPI TLL Interfaces are selected.
22.2.2.4 Serial Interfaces
The high-speed USB host subsystem supports the following configurations with the serial interfaces:
•
External USB transceiver
–
Serial 6-pin PHY (transceiver) interfaces: 6-pin mode (TX: DAT/SE0 or TX: DP/DM unidirectional
mode), 4-pin mode (DP/DM bidirectional mode), and 3-pin mode (DAT/SE0 bidirectional mode)
•
TLL
–
Serial 6-pin TLL interfaces: 6-pin mode (DAT/SE0 and DP/DM unidirectional modes), 4-pin mode
(DP/DM bidirectional mode), 3-pin mode (DAT/SE0 bidirectional mode), and 2-pin mode (DAT/SE0
and DP/DM bidirectional modes)
shows a typical application using the high-speed USB host subsystem with the serial
interfaces.
3245
SWPU177N – December 2009 – Revised November 2010
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...