Public Version
www.ti.com
Display Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
5
Reserved
Reserved. Read returns 0.
RW
0
4:3
XCBW
Cross color reduction filter selection
RW
0x0
0x0:
The notch is at 32.8 % of the frequency of the encoding pixel clock
0x1:
The notch is at 26.5 % of the frequency of the encoding pixel clock
0x2:
The notch is at 30.0 % of the frequency of the encoding pixel clock
0x3:
The notch is at 29.2 % of the frequency of the encoding pixel clock
2:0
LCD
These three bits can be used for chroma channel delay compensation.
RW
0x0
Delay on Luma channel.
0x0:
0
0x1:
0.5 pixel clock period
0x2:
1.0 pixel clock period
0x3:
1.5 pixel clock period
0x4:
-2.0 pixel clock period
0x5:
-1.5 pixel clock period
0x6:
-1.0 pixel clock period
0x7:
-0.5 pixel clock period
Table 7-313. Register Call Summary for Register VENC_X_COLOR
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-314. VENC_M_CONTROL
Address Offset
0x48
Physical address
0x4805 0C48
Instance
VENC
Description
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
CBW
PAL
PALI
PALN
FFRQ
PALPHS
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Reserved. Read returns 0s.
RW
0x0000000
7
PALI
PAL I enable
RW
0
0x0:
Normal operation
0x1:
PAL I enable
6
PALN
PAL N enable
RW
0
0x0:
Normal operation
0x1:
PAL N enable
5
PALPHS
PAL switch phase setting
RW
0
0x0:
PAL switch phase is nominal
0x1:
PAL switch phase is inverted compared to nominal
4:2
CBW
Chrominance lowpass filter bandwidth control
RW
0x0
0x0:
-6db at 21.8 % of encoding pixel clock frequency
0x1:
-6db at 19.8 % of encoding pixel clock frequency
0x2:
-6db at 18.0 % of encoding pixel clock frequency
1891
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...