Public Version
Display Subsystem Environment
www.ti.com
Table 7-1. LCD Interface Signals and Configurations (continued)
Pads and Signals Configuration
Possible Operational Interfaces
Pad names at
Pads Property
Basic signal multiplexing on pads
Additional signal multiplexing on
Simultaneous
Sequential
device level
pads
boundary.
Parallel
Parallel
Serial Interface,
Parallel
Parallel
"1. Parallel
"1. Parallel
"1. Parallel
Interface,
Interface, RFBI
DSI.
Interface,
Interface, RFBI
Interface,
Interface,
Interface,
Bypass Mode.
mode.
Bypass Mode.
mode.
Bypass mode
RFBI-0 mode
RFBI-0 mode
24-bit
16-bit
16-bit
2. Serial
2. Serial
2. Parallel
Interface, DSI (2
Interface, DSI (2
Interface,
data lanes)"
data lanes)"
RFBI-1 mode
16-bit"
sys_boot0
System control
DISPC_DATA_L
DISPC_DATA_L
module
CD18
CD [18-23]
sys_boot1
DISPC_DATA_L
CD19
sys_boot3
DISPC_DATA_L
CD20
sys_boot4
DISPC_DATA_L
CD21
sys_boot5
DISPC_DATA_L
CD22
sys_boot6
DISPC_DATA_L
CD23
The DISPC_DATA_LCD[23:18] data is additionally multiplexed on the sys_boot device pads to allow simultaneous availability of the DSI interface
and the complete parallel 24-bit DSS interface.
NOTE:
The DISPC_DATA_LCD[5:0] data multiplexed with the DSI signals on dss_data[5:0] pads is limited to up to 60 MHz pixel clock
frequency. If the parallel 18/24-bit interface in bypass mode with a pixel clock above 60 MHz is required, the DISPC_DATA_LCD[5:0]
multiplexed on dss_data[23:18] pads, and DISPC_DATA_LCD[23:18] multiplexed on sys_boot pads must be used.
NOTE:
shows only the DSS capabilities of supporting simultaneous and sequential LCD interfaces due to the additional signal
multiplexing, without describing explicitly all possible configurations.
For more information on signals multiplexing, see
, System Control Module. The parallel interface connectivity is detailed in
, Parallel Interface. For more details on the serial interface, see
, DSI Serial Interface.
1568Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...