Public Version
www.ti.com
11-3.
Edge-Sensitive DMA Request Scheme
.............................................................................
11-4.
Transition-Sensitive DMA Request Scheme
........................................................................
11-5.
SDMA Controller Integration
..........................................................................................
11-6.
SDMA Controller Top-Level Block Diagram
........................................................................
11-7.
Example Showing Double-Index Addressing, Elements, Frames, and Strides
................................
11-8.
Addressing Mode Example (a)
.......................................................................................
11-9.
Addressing Mode Example (b)
.......................................................................................
11-10. Addressing Mode Example (c)
........................................................................................
11-11. Example of a 90° Clockwise Image Rotation
.......................................................................
11-12. 2-D Graphic Transparent Color Block Diagram
....................................................................
12-1.
Interrupt Controllers Highlight
.........................................................................................
12-2.
Interrupts From External Devices
....................................................................................
12-3.
MPU Subsystem INTCPS Integration
................................................................................
12-4.
Top-Level Block Diagram
..............................................................................................
12-5.
IRQ/FIQ Processing Sequence
.......................................................................................
12-6.
Nested IRQ/FIQ Sequence
............................................................................................
13-1.
SCM Overview
..........................................................................................................
13-2.
SCM Environment Overview
..........................................................................................
13-3.
SCM Interface Signals
.................................................................................................
13-4.
SCM Integration
........................................................................................................
13-5.
Internal Clock Implementation
........................................................................................
13-6.
SCM Block Diagram
....................................................................................................
13-7.
Pad Configuration Register Functionality
...........................................................................
13-8.
Pad Configuration Diagram
...........................................................................................
13-9.
Off Mode Pad Control Overview
......................................................................................
13-10. Save-and-Restore Mechanism Overview
...........................................................................
13-11. Wake-Up Event Detection Overview
.................................................................................
13-12. Functional Block Diagram
.............................................................................................
13-13. Extended-Drain I/O
.....................................................................................................
13-14. Functional Block Diagram
.............................................................................................
13-15. Single Conversion Mode (CONTCONV = 0)
........................................................................
13-16. Continuous Conversion Mode (CONTCONV = 1)
..................................................................
13-17. Overview of the Debug and Observability Register Functionality
................................................
13-18. DPLL With EMI Reduction Feature
..................................................................................
13-19. DPLL-D Integration
.....................................................................................................
13-20. Spreading Generation Block Diagram
...............................................................................
13-21. Effect of the SSC in Frequency
.......................................................................................
13-22. Effect of the SSC in the Time Domain
...............................................................................
13-23. Peak Reduction Caused by Spreading
..............................................................................
13-24. Flow Chart
...............................................................................................................
13-25. VDDS Ramps Up Before VDD2
......................................................................................
13-26. I/O Power Optimization Flow Chart
..................................................................................
14-1.
Simplified Block Diagram of the IPC
.................................................................................
14-2.
IPC Integration
..........................................................................................................
14-3.
Mailbox Block Diagram
................................................................................................
14-4.
Example of Communication
...........................................................................................
15-1.
Device MMU Instances
................................................................................................
15-2.
Camera MMU System Integration
....................................................................................
15-3.
IVA2.2 MMU System Integration
.....................................................................................
69
SWPU177N – December 2009 – Revised November 2010
List of Figures
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...