Public Version
www.ti.com
MMC/SD/SDIO Register Manual
Table 24-81. MMCHS_REV
Address Offset
0x1FC
Physical Address
0x4809 C1FC
Instance
MMCHS1
0x480A D1FC
MMCHS3
0x480B 41FC
MMCHS2
Description
Versions Register. This register contains the hard coded RTL vendor revision number, the version number of
SD specification compliancy and a slot status bit.
MMCi.
[31:16] = Host controller version
[15:0] = Slot Interrupt Status
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
VREV
SREV
Reserved
SIS
Bits
Field Name
Description
Type
Reset
31:24
VREV
Vendor Version Number: IP revision
R
See
(1)
[31:28] Major revision
[27:24] Minor revision
Examples:
0x10 for 1.0
0x21 for 2.1
23:16
SREV
Specification Version Number. This status indicates the Standard SD Host
R
0x00
Controller Specification Version. The upper and lower 4-bits indicate the
version.
Read 0x0:
SD Host Specification Version 1.0
15:1
Reserved
Reserved bit field. Do not write any value
R
0x0000
0
SIS
Slot Interrupt Status. This status bit indicates the inverted state of interrupt
R
0
signal for the module.
By a power on reset or by setting a software reset for all
(MMCi.
[24] SRA), the interrupt signal shall be
deasserted and this status shall read 0.
(1)
TI internal data
Table 24-82. Register Call Summary for Register MMCHS_REV
MMC/SD/SDIO Register Manual
•
•
:
3461
SWPU177N – December 2009 – Revised November 2010
MMC/SD/SDIO Card Interface
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...