Public Version
www.ti.com
General-Purpose Timers Register Manual
Table 16-47. Register Call Summary for Register TPIR
General-Purpose Timers
•
1-ms Tick Generation (Only GPTIMER1, GPTIMER2, and GPTIMER10)
•
•
•
Write Posting Synchronization Mode
General-Purpose Timers Register Manual
•
GP Timer Register Mapping Summary
•
GP Timer Register Descriptions
Table 16-48. TNIR
Address Offset
0x04C
Physical Address
0x4831 804C
Instance
GPT1
0x4903 204C
GPT2
0x4808 604C
GPT10
Description
This register is used for 1 ms tick generation. The
register holds the value of the negative
increment. The value of this register is added with the value of the
to define whether next
value loaded in
will be the sub-period value or the over-period value.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
NEGATIVE_INC_VALUE
Bits
Field Name
Description
Type
Reset
31:0
NEGATIVE_INC_VALUE
The value of negative increment.
RW
0x00000000
Table 16-49. Register Call Summary for Register TNIR
General-Purpose Timers
•
1-ms Tick Generation (Only GPTIMER1, GPTIMER2, and GPTIMER10)
•
•
•
Write Posting Synchronization Mode
General-Purpose Timers Register Manual
•
GP Timer Register Mapping Summary
•
GP Timer Register Descriptions
Table 16-50. TCVR
Address Offset
0x050
Physical Address
0x4831 8050
Instance
GPT1
0x4903 2050
GPT2
0x4808 6050
GPT10
Description
This register is used for 1 ms tick generation. The
register defines whether next value loaded
in
will be the sub-period value or the over-period value.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
COUNTER_VALUE
Bits
Field Name
Description
Type
Reset
31:0
COUNTER_VALUE
The value of CVR counter.
RW
0x00000000
2743
SWPU177N – December 2009 – Revised November 2010
Timers
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...