Public Version
www.ti.com
Display Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Reads returns 0.
R
0x00000000
0
RESET_DONE
Internal reset monitoring
R
0x1
0x0: Internal module reset is on going.
0x1: Reset completed.
Table 7-373. Register Call Summary for Register DSI_SYSSTATUS
Display Subsystem Basic Programming Model
•
Display Subsystem Use Cases and Tips
•
:
•
•
:
•
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-374. DSI_IRQSTATUS
Address Offset
0x0000 0018
Physical Address
0x4804 FC18
Instance
DSI_PROTOCOL_ENGINE
Description
INTERRUPT STATUS REGISTER - All VCs + complex I/O + PLL This register associates one bit for
each VC to determine which VC has generated the interrupt. The VC should be enabled for events to be
generated on that VC. If the VC is disabled, the interrupt is not generated.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
RESERVED
TA_TO_IRQ
WAKEUP_IRQ
PLL_LOCK_IRQ
LP_RX_TO_IRQ
HS_TX_TO_IRQ
PLL_RECAL_IRQ
SYNC_LOST_IRQ
TE_TRIGGER_IRQ
PLL_UNLOCK_IRQ
ACK_TRIGGER_IRQ
COMPLEXIO_ERR_IRQ
LDO_POWER_GOOD_IRQ
VIRTUAL_CHANNEL3_IRQ
VIRTUAL_CHANNEL2_IRQ
VIRTUAL_CHANNEL1_IRQ
VIRTUAL_CHANNEL0_IRQ
RESYNCHRONIZATION_IRQ
Bits
Field Name
Description
Type
Reset
31:21
RESERVED
Write 0s for future compatibility.
RW
0x000
Reads returns 0.
20
TA_TO_IRQ
Turn-around Time out.
RW
0x0
0x0: READS: Event is false.
WRITES: Status bit unchanged.
0x1: READS: Event is true (pending).
WRITES: Status bit is reset.
19
LDO_POWER_
Transition of the status signal LDOPWRGOOD from the
RW
0x0
GOOD_IRQ
DSI_PHY indicating a state change for the supply
VDDALDODSIPLL from up to down or down to up.
0x0: READS: Event is false.
WRITES: Status bit unchanged.
0x1: READS: Event is true (pending).
WRITES: Status bit is reset.
1911
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...