Public Version
www.ti.com
3.5.1.5.14
BANDGAP Logic
.....................................................................................
3.5.1.5.15
External Warm Reset Assertion
....................................................................
3.5.1.6
Reset Logging
.............................................................................................
3.5.1.6.1
PRCM Reset Logging Mechanism
.................................................................
3.5.1.6.2
SCM Reset Logging
.................................................................................
3.5.1.7
Reset Management Overview
...........................................................................
3.5.1.8
Reset Summary
...........................................................................................
3.5.1.9
Reset Sequences
.........................................................................................
3.5.1.9.1
Power-Up Sequence
.................................................................................
3.5.1.9.2
Global Warm Reset Sequence
.....................................................................
3.5.1.9.3
IVA2.2 Subsystem Power-Up Sequence
..........................................................
3.5.1.9.4
IVA2 Software Reset Sequence
....................................................................
3.5.1.9.5
IVA2 Global Warm Reset Sequence
..............................................................
3.5.1.9.6
IVA2 Power Domain Wake-Up Cold Reset Sequence
..........................................
3.5.2
PRCM Power Manager Functional Description
.............................................................
3.5.2.1
Overview
...................................................................................................
3.5.2.1.1
Introduction
............................................................................................
3.5.2.1.2
Device Partitioning
...................................................................................
3.5.2.1.3
Memory and Logic Power Management
..........................................................
3.5.2.1.4
Retention Till Access (RTA) Memory Feature
....................................................
3.5.2.1.5
Power Domain States
...............................................................................
3.5.2.1.6
Power State Transitions
.............................................................................
3.5.2.1.7
Device Power Modes
................................................................................
3.5.2.1.8
Isolation Between Power Domains
................................................................
3.5.2.2
Power Domain Implementation
.........................................................................
3.5.2.2.1
Device Power Domains
..............................................................................
3.5.2.2.2
Power Domain Memory Status
.....................................................................
3.5.2.2.3
Power Domain State Transition Rules
............................................................
3.5.2.2.4
Power Domain Dependencies
......................................................................
3.5.2.2.5
Power Domain Controls
.............................................................................
3.5.3
PRCM Clock Manager Functional Description
..............................................................
3.5.3.1
Overview
...................................................................................................
3.5.3.1.1
Interface and Functional Clocks
....................................................................
3.5.3.2
External Clock I/Os
.......................................................................................
3.5.3.2.1
External Clock Inputs
................................................................................
3.5.3.2.2
External Clock Outputs
..............................................................................
3.5.3.2.3
Summary
..............................................................................................
3.5.3.3
Internal Clock Generation
...............................................................................
3.5.3.3.1
PRM
....................................................................................................
3.5.3.3.2
CM
.....................................................................................................
3.5.3.3.3
DPLLs
..................................................................................................
3.5.3.3.4
DPLL Clock Summary
...............................................................................
3.5.3.3.5
Summary
..............................................................................................
3.5.3.4
Clock Distribution
.........................................................................................
3.5.3.4.1
Power Domain Clock Distribution
..................................................................
3.5.3.4.2
Clock Distribution Summary
........................................................................
3.5.3.5
External Clock Controls
..................................................................................
3.5.3.5.1
Clock Request (sys_clkreq) Control
...............................................................
3.5.3.5.2
System Clock Oscillator Control
....................................................................
3.5.3.5.3
External Output Clock1 (sys_clkout1) Control
....................................................
3.5.3.5.4
External Output Clock2 (sys_clkout2) Control
....................................................
3.5.3.6
DPLL Control
..............................................................................................
3.5.3.6.1
DPLL Multiplier and Divider Factors
...............................................................
5
SWPU177N – December 2009 – Revised November 2010
Contents
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...