Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
31:19
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000
18
ST_UART4
UART 4 Wake-up status
RW
0x0
Read 0x0: UART 4 wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: UART 4 wake-up occurred.
Write 0x1: Status bit is cleared to 0.
17
ST_GPIO6
GPIO 6 Wake-up status
RW
0x0
Read 0x0: GPIO 6 wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: GPIO 6 wake-up occurred.
Write 0x1: Status bit is cleared to 0.
16
ST_GPIO5
GPIO 5 Wake-up status
RW
0x0
Read 0x0: GPIO 5 wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: GPIO 5 wake-up occurred.
Write 0x1: Status bit is cleared to 0.
15
ST_GPIO4
GPIO 4 Wake-up status
RW
0x0
Read 0x0: GPIO 4 wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: GPIO 4 wake-up occurred.
Write 0x1: Status bit is cleared to 0.
14
ST_GPIO3
GPIO 3 Wake-up status
RW
0x0
Read 0x0: GPIO 3 wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: GPIO 3 wake-up occurred.
Write 0x1: Status bit is cleared to 0.
13
ST_GPIO2
GPIO 2 Wake-up status
RW
0x0
Read 0x0: GPIO 2 wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: GPIO 2 wake-up occurred.
Write 0x1: Status bit is cleared to 0.
12
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
11
ST_UART3
UART 3 Wake-up status
RW
0x0
Read 0x0: UART 3 wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: UART 3 wake-up occurred.
Write 0x1: Status bit is cleared to 0.
10
ST_GPT9
GPTIMER 9 Wake-up status
RW
0x0
Read 0x0: GPTIMER 9 wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: GPTIMER 9 wake-up occurred.
Write 0x1: Status bit is cleared to 0.
619
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...