Public Version
www.ti.com
27-2.
Secondary Debug TAP Mapping
.....................................................................................
27-3.
ICEPick Boot Mode
....................................................................................................
27-4.
ICEPick Instructions
....................................................................................................
27-5.
ICEPick Registers
......................................................................................................
27-6.
Register Reset Conditions
.............................................................................................
27-7.
DSR
......................................................................................................................
27-8.
IR
.........................................................................................................................
27-9.
BP
........................................................................................................................
27-10. TAPID
....................................................................................................................
27-11. UC
........................................................................................................................
27-12. IPID
.......................................................................................................................
27-13. CONNECT
...............................................................................................................
27-14. TAP_ROUTING
.........................................................................................................
27-15. TAP Routing Mode Block Selection
..................................................................................
27-16. ICEPick Control Block Registers
.....................................................................................
27-17. ALL0S
....................................................................................................................
27-18. CONTROL
...............................................................................................................
27-19. LINKING_MODE
........................................................................................................
27-20. DESELECTMODE Values
.............................................................................................
27-21. TAPLINKMODE Values
................................................................................................
27-22. Debug TAP Linking Control Block Registers
.......................................................................
27-23. SDTRj
....................................................................................................................
27-24. RESETCONTROL Values
.............................................................................................
27-25. DEBUGMODE Values
.................................................................................................
27-26. SDTI Pins
................................................................................................................
27-27. SDTI CPU Software Messages
.......................................................................................
27-28. CPU1 Timestamped Message
........................................................................................
27-29. CPU1 Message
.........................................................................................................
27-30. CPU2 Timestamped Message
........................................................................................
27-31. CPU2 Message
.........................................................................................................
27-32. Ownership Commands
................................................................................................
27-33. Claim Bits
................................................................................................................
27-34. FIFO Data Organization
...............................................................................................
27-35. Test Pattern Format
....................................................................................................
27-36. Simple Test Pattern
....................................................................................................
27-37. Walking Test Pattern
...................................................................................................
27-38. sdti_clk Divider Value
..................................................................................................
27-39. SDTI Memory Mapping
................................................................................................
27-40. Channel Access Example
.............................................................................................
27-41. SDTI Register Ownership
.............................................................................................
27-42. SDTI Instance Summary
..............................................................................................
27-43. SDTI Register Summary
...............................................................................................
27-44. SDTI_REVISION
.......................................................................................................
27-45. Register Call Summary for Register SDTI_REVISION
............................................................
27-46. SDTI_SYSCONFIG
....................................................................................................
27-47. Register Call Summary for Register SDTI_SYSCONFIG
.........................................................
27-48. SDTI_SYSSTATUS
....................................................................................................
27-49. Register Call Summary for Register SDTI_SYSSTATUS
.........................................................
27-50. SDTI_WINCTRL
........................................................................................................
170
List of Tables
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...