Public Version
www.ti.com
3-565. ERRCONFIG
.............................................................................................................
3-566. Register Call Summary for Register ERRCONFIG
..................................................................
4-1.
MPU DPLL Clock Signals
...............................................................................................
4-2.
MPU Subsystem Reset Signals
........................................................................................
4-3.
ARM Core Key Features
................................................................................................
4-4.
MPU Subsystem Clock Signal
.........................................................................................
4-5.
ARM Reset Signals
......................................................................................................
4-6.
Bridges Clock Signals
...................................................................................................
4-7.
MPU Subsystem Reset Signal
.........................................................................................
4-8.
Bridge Clock Signals
....................................................................................................
4-9.
MPU Subsystem Reset Signal
.........................................................................................
4-10.
Overview of the MPU Subsystem Power Domain
...................................................................
4-11.
MPU Power States
.......................................................................................................
4-12.
MPU DPLL Power Modes
...............................................................................................
4-13.
MPU Retention Modes
..................................................................................................
4-14.
MPU Subsystem Operation Power Modes
...........................................................................
4-15.
Power Mode Allowable Transitions
....................................................................................
5-1.
IVA2.2 Internal Clock
....................................................................................................
5-2.
IVA2.2 Subsystem EDMA Request Mappings
.......................................................................
5-3.
IVA2.2 Interrupt Mappings
..............................................................................................
5-4.
IVA2.2 EDMA Hardware Parameters
.................................................................................
5-5.
EDMA Memory Mapping for the Video Accelerator/Sequencer
...................................................
5-6.
Video Accelerator/Sequencer Memory Mapping
.....................................................................
5-7.
LSYS Input Interrupts
....................................................................................................
5-8.
IVA2.2 DSP Megamodule Cache Controller Features
..............................................................
5-9.
Boot Loader Configuration
..............................................................................................
5-10.
PDCCMD Programmed Value in IDLE Boot Mode
..................................................................
5-11.
Header Format Used in Defautl Config Cache Mode
...............................................................
5-12.
Header Format Used in User Defined Bootstrap Mode
.............................................................
5-13.
Cache Size Specified by L1PMODE
..................................................................................
5-14.
Cache Size Specified by L1DMODE
..................................................................................
5-15.
Cache Size Specified by L2MODE
....................................................................................
5-16.
Switching Cache Modes
................................................................................................
5-17.
Default Cache Configuration
...........................................................................................
5-18.
Cache Mode Configuration
.............................................................................................
5-19.
iVLCD List of Register Values for Standard Algorithms
............................................................
5-20.
IVA2.2 Megamodule Memory Protection Page Registers
..........................................................
5-21.
Request-Type Access Controls
........................................................................................
5-22.
Instance Summary
.......................................................................................................
5-23.
IC Register Summary
....................................................................................................
5-24.
EVTFLAGi
.................................................................................................................
5-25.
Register Call Summary for Register EVTFLAGi
.....................................................................
5-26.
EVTSETi
..................................................................................................................
5-27.
Register Call Summary for Register EVTSETi
.......................................................................
5-28.
EVTCLRi
..................................................................................................................
5-29.
Register Call Summary for Register EVTCLRi
.......................................................................
5-30.
EVTMASKi
................................................................................................................
5-31.
Register Call Summary for Register EVTMASKi
....................................................................
5-32.
MEVTFLAGi
..............................................................................................................
91
SWPU177N – December 2009 – Revised November 2010
List of Tables
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...