Public Version
www.ti.com
24.2.2
MMC/SD/SDIO Connected to MMC, SD, or SDIO Card Through an External Transceiver Device
....................................................................................................................
24.2.3
MMC/SD/SDIO Functional Interfaces
......................................................................
24.2.3.1
Basic MMC/SD/SDIOi Pins Without External Transceiver
.........................................
24.2.3.2
Basic MMC/SD/SDIO2 Pins With External Transceiver
............................................
24.2.3.3
MMC/SD/SDIO Protocol and Data Format
...........................................................
24.2.3.3.1
Protocol
..............................................................................................
24.2.3.3.2
Data Format
.........................................................................................
24.3
MMC/SD/SDIO Integration
............................................................................................
24.3.1
Clocking, Reset, and Power-Management Scheme
.....................................................
24.3.1.1
Clocks
.....................................................................................................
24.3.1.1.1
Module Clocks
......................................................................................
24.3.1.1.2
Power Management
................................................................................
24.3.1.2
Resets
....................................................................................................
24.3.1.2.1
Hardware Reset
....................................................................................
24.3.1.2.2
Software Reset
.....................................................................................
24.3.1.3
Power Domain
...........................................................................................
24.3.2
Hardware Requests
..........................................................................................
24.3.2.1
DMA Requests
..........................................................................................
24.3.2.1.1
DMA Receive Mode
................................................................................
24.3.2.1.2
DMA Transmit Mode
...............................................................................
24.3.2.2
Interrupt Requests
......................................................................................
24.3.2.2.1
Interrupt-Driven Operation
.........................................................................
24.3.2.2.2
Polling
................................................................................................
24.4
MMC/SD/SDIO Functional Description
..............................................................................
24.4.1
Description
....................................................................................................
24.4.2
Mode Selection
...............................................................................................
24.4.3
Buffer Management
..........................................................................................
24.4.3.1
Data Buffer
...............................................................................................
24.4.3.1.1
Data Buffer Status
..................................................................................
24.4.4
Transfer Process
.............................................................................................
24.4.4.1
Different Types of Commands
.........................................................................
24.4.4.2
Different Types of Responses
.........................................................................
24.4.5
Transfer or Command Status and Error Reporting
......................................................
24.4.5.1
Busy Timeout For R1b, R5b Response Type
.......................................................
24.4.5.2
Busy Timeout After Write CRC Status
...............................................................
24.4.5.3
Write CRC Status Timeout
.............................................................................
24.4.5.4
Read Data Timeout
.....................................................................................
24.4.5.5
Boot Acknowledge Timeout
............................................................................
24.4.6
Autocommand 12 Timings
..................................................................................
24.4.6.1
Autocommand 12 Timings During Write Transfer
...................................................
24.4.6.2
Autocommand 12 Timings During Read Transfer
..................................................
24.4.7
Transfer Stop
.................................................................................................
24.4.8
MMC CE-ATA Command Completion Disable Management
...........................................
24.5
MMC/SD/SDIO Basic Programming Model
.........................................................................
24.5.1
MMC/SD/SDIO Host Controller Initialization Flow
.......................................................
24.5.1.1
Enable Interface and Functional clock for MMC Controller
........................................
24.5.1.2
MMCHS Soft Reset Flow
...............................................................................
24.5.1.3
Set MMCHS Default Capabilities
......................................................................
24.5.1.4
Wake-Up Configuration
.................................................................................
24.5.1.5
MMC Host and Bus Configuration
....................................................................
24.5.2
Basic Operations for MMC/SD/SDIO Host Controller
...................................................
24.5.2.1
Card Detection, Identification, and Selection
........................................................
24.5.2.2
Read/Write Transfer Flow in DMA Mode With Interrupt
...........................................
51
SWPU177N – December 2009 – Revised November 2010
Contents
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...