mpu-010
IceCrusher
MPU_RSTPWRON
SRAM L2
SRAM L1
MPU domain
MPU subsystem
ARM Cortex™-A8
Emulation domain
NEON domain
MPU DPLL domain
INTC
Core domain
MPU_RST
EMU_RSTPWRON
EMU_RST
NEON_RST
DPLL1_RST
CORE_RST
Local Interconnect
Public Version
www.ti.com
MPU Subsystem Functional Description
4.3
MPU Subsystem Functional Description
4.3.1 Interrupts
The MPU INTC is connected to the MPU through the local interconnect. It runs at half-processor speed.
The INTC prioritizes all service requests from the system peripherals and generates either an IRQ or an
FIQ to the MPU, depending on the INTC programming. The INTC handles only the interrupts directed to
the MPU subsystem. A maximum of 96 requests can be steered/prioritized as MPU FIQ or IRQ interrupt
requests. For details, see
, Interrupt Controller.
4.3.2 Power Management
4.3.2.1
Power Domains
The MPU subsystem is divided into 5 power domains controlled by the PRCM, as shown in
Note that the emulation domain and the core domain are not fully embedded in the MPU subsystem.
Figure 4-5. MPU Subsystem Power Domain Overview
Power management requirements at the device level govern power domains for the MPU subsystem.
685
SWPU177N – December 2009 – Revised November 2010
MPU Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...