Public Version
SGX Register Manual
www.ti.com
Table 8-38. OCP_DEBUG_CONFIG
Address Offset
0x0000 FF08
Physical Address
Instance
SGX
Please refer to
Description
Configuration of debug modes.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FORCEINITIDLE
FORCEPASSDATA
SELECT_INIT_IDLE
FORCETARGETIDLE
THALIA_INT_BYPASS
Bits
Field Name
Description
Type
Reset
31
THALIA_INT_BYPASS
Bypass OCP IPG interrupt logic.
RW
0
0x0: Don't Bypass.
0x1: Bypass core interrupt to IO pin, ie disregard the
interrupt enable setting in IPG register.
30:6
RESERVED
R
0x0000000
5
SELECT_INIT_IDLE
To select which idle the disconnect protocol should act on
RW
0
0
0x0: Whole SGX Idle.
0x1: OCP initiator idle only.
4
FORCE_PASS_DATA
Forces the initiator to pass data independent of
RW
0
disconnect protocol
0x0: Normal mode. Don't force.
0x1: Never fence request to OCP.
3:2
FORCE_INIT_IDLE
Forces the OCP master port to Idle.
RW
0x0
0x0: Normal mode - no force.
0x1: Force port to be always Idle.
0x2: Forces target port to never be in Idle mode.
0x3: Normal mode. No force.
1:0
FORCE_TARGET_IDLE
Forces the OCP target port to Idle.
RW
0x0
0x0: Normal mode - no force.
0x1: Force port to be always Idle.
0x2: Forces target port to never be in Idle mode.
0x3: Normal mode. No force.
Table 8-39. Register Call Summary for Register OCP_DEBUG_CONFIG
SGX Register Manual
•
1986
2D/3D Graphics Accelerator
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...