Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
27
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
26:24
E46
DMA Queue Number for event #46
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
23
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
22:20
E45
DMA Queue Number for event #45
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
19
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
18:16
E44
DMA Queue Number for event #44
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
15
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
14:12
E43
DMA Queue Number for event #43
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
11
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
10:8
E42
DMA Queue Number for event #42
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
7
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
6:4
E41
DMA Queue Number for event #41
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
3
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
2:0
E40
DMA Queue Number for event #40
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
Table 5-205. Register Call Summary for Register TPCC_DMAQNUM5
IVA2.2 Subsystem Register Manual
•
867
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...