RX FIFO input
1
2
4
5
6
3
7
8
10
11
12
9
13
14
16
15
16XCLK
Internal RX signal
RXD output of
transceiver on
uart3_rx_irrx
(UART3.MDR2[6]
IRRXINVERT set to 1)
uart-008
Public Version
UART/IrDA/CIR Environment
www.ti.com
Figure 19-8. IrDA SIR Decoding Mechanism
Data can be transferred both ways by the module, but when the device is transmitting, the IR RX circuitry
is automatically disabled by hardware. The operation of the uart3_rx_irrx input can be disabled using the
UART3.
[5] DIS_IR_RX bit. Furthermore, the UART3.
[6] IRRXINVERT bit can
invert the signal from the transceiver (RXD) pin to the IRRX logic inside the UART. This inversion is
performed by default.
19.2.5.2.1.7 IR Address Checking
In all IR modes, when address checking is enabled by setting
[1:0] (see
), only
frames intended for the device are written to the RX FIFO. This is to avoid receiving frames not meant for
this device in a multipoint infrared environment. To program two frame addresses that the UART3
receives in IrDA mode, use the UART3.
[7:0] field and the
[7:0] field.
Table 19-5. EFR_REG[0-1] IR Address Checking Options
[1]
[0]
IR Address Checking
0
0
All address-checking operations disabled
0
1
Only address 1 checking enabled
1
0
Only address 2 checking enabled
1
1
All address-checking operations enabled
19.2.5.2.2 SIR Free Format Mode
To allow complete software flexibility when transmitting and receiving infrared data packets, the SIR free
format (FF) mode is a subfunction of the existing SIR mode; all frames going to and from the FIFO buffers
are untouched with respect to appending and removing control characters and CRC values.
This mode corresponds to a UART mode with a pulse modulation of 3/16 of baud rate pulse width.
For example, a normal SIR packet has BOF control and CRC error-checking data appended (transmitting)
or removed (receiving) from the data going to and from the FIFOs.
shows the SIR free format mode.
2878
UART/IrDA/CIR
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...