Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-244. TPCC_QSTATl
Address Offset
(0x4*l)
Physical address
0x01C0 0600 + (0x4*l)
Instance
IVA2.2 TPCC
Description
QSTATi Register Set
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
WM
Reserved
NUMVAL
Reserved
STRTPTR
THRXCD
Bits
Field Name
Description
Type
Reset
31:25
Reserved
Read returns 0.
R
0x00
24
THRXCD
Threshold Exceeded:
R
0
THRXCD = 0: Threshold specified by QWMTHR(A|B).Qn has not
been exceeded.
THRXCD = 1: Threshold specified by QWMTHR(A|B).Qn has been
exceeded.
QSTATn.THRXCD is cleared by CCERRCLR.QTHRXCDn
23:21
Reserved
Read returns 0.
R
0x0
20:16
WM
Watermark for Maximum Queue Usage:
R
0x00
Watermark tracks the most entries that have been in QueueN since
reset or since the last time that the watermark (WM) was cleared.
QSTATn.WM is cleared through CCERR.WMCLRn bit.
Legal values = 0x0 (empty) to 0x10 (full)
15:13
Reserved
Read returns 0.
R
0x0
12:8
NUMVAL
Number of Valid Entries in Queuei:
R
0x00
Represents the total number of entries residing in the Queue
Manager FIFO at a given instant. Always enabled.
Legal values = 0x0 (empty) to 0x10 (full)
7:4
Reserved
Read returns 0.
R
0x0
3:0
STRTPTR
Start Pointer:
R
0x0
Represents the offset to the head entry of Queuei, in units of
*entries*. Always enabled.
Legal values = 0x0 (0th entry) to 0xF (15th entry)
Table 5-245. Register Call Summary for Register TPCC_QSTATl
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
885
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...