Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-384. DSI_COMPLEXIO_IRQENABLE
Address Offset
0x0000 0050
Physical Address
0x4804 FC50
Instance
DSI_PROTOCOL_ENGINE
Description
INTERRUPT ENABLE REGISTER - All errors from complex I/O
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
ERRESC3_IRQ_EN
ERRESC2_IRQ_EN
ERRESC1_IRQ_EN
STATEULPS3_IRQ_EN
STATEULPS2_IRQ_EN
STATEULPS1_IRQ_EN
ERRSYNCESC3_IRQ_EN
ERRSYNCESC2_IRQ_EN
ERRSYNCESC1_IRQ_EN
ERRCONTROL3_IRQ_EN
ERRCONTROL2_IRQ_EN
ERRCONTROL1_IRQ_EN
ULPSACTIVENOT_ALL1_IRQ_EN
ULPSACTIVENOT_ALL0_IRQ_EN
ERRCONTENTIONLP1_3_IRQ_EN
ERRCONTENTIONLP0_3_IRQ_EN
ERRCONTENTIONLP1_2_IRQ_EN
ERRCONTENTIONLP0_2_IRQ_EN
ERRCONTENTIONLP1_1_IRQ_EN
ERRCONTENTIONLP0_1_IRQ_EN
Bits
Field Name
Description
Type
Reset
31
ULPSACTIVENOT_
All the ULPSActiveNOT signals corresponding to the lanes
RW
0x0
ALL1_IRQ_EN
with TXULPSExit being high are high.
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
30
ULPSACTIVENOT_
All signals ULPSActiveNOT are 0
RW
0x0
ALL0_IRQ_EN
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
29
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
28
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
27
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
26
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
25
ERRCONTENTIONLP1_
Contention LP1 error for lane #3
RW
0x0
3_IRQ_EN
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
24
ERRCONTENTIONLP0_
Contention LP0 error for lane #3
RW
0x0
3_IRQ_EN
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
23
ERRCONTENTIONLP1_
Contention LP1 error for lane #2
RW
0x0
2_IRQ_EN
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
22
ERRCONTENTIONLP0_
Contention LP0 error for lane #2
RW
0x0
2_IRQ_EN
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
21
ERRCONTENTIONLP1_
Contention LP1 error for lane #1
RW
0x0
1_IRQ_EN
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
1925
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...