Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
12
BSWD
Byte swap data stored to memory.
RW
0x0
0x0: Normal
0x1: Swap bytes
11
Y8POS
Location of Y color component when YCbCr 8-bit data is
RW
0x0
input.
0x0: Even pixel
0x1: Odd pixel
10:9
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
8
WENLOG
Valid area settings
RW
0x0
0x0: Internal valid signal and WEN signal are ANDed
logically.
0x1: Internal valid signal and WEN signal are ORed
logically.
7:6
FIDMD
Settings of field identification detection function.
RW
0x0
0x0: FLD signal is latched at the VS timing. The external
Field signal is latched when the VD is active and the
active edge of the HD signal
0x1: FLD signal is not latched. The field signal is not
latched at all
0x2: FLD signal is latched at edge of VS. The field signal
is latched on the active edge of the VD signal
0x3: FLD signal is latched on phase of VS and HS. The
field signal is latched when the VD signal is active and
the HD signal is inactive (opposite phase)
5
BW656
The data width in ITU-R BT656 input mode.
RW
0x0
This bit field takes precedence over the
.INPMOD and CCDC_DATSIZ bit
fields if the ITU mode is enabled with
.R656ON = 1.
0x0: 8 bits
0x1: 10 bits
4
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
3
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
2
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
1:0
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
Table 6-254. Register Call Summary for Register CCDC_CFG
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Register Accessibility During Frame Processing
•
Camera ISP CCDC Image-Sensor Configuration
:
•
Camera ISP CCDC Image-Signal Processing
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
1393
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...