Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:4
RESERVED
Reserved
R
0x0000000
3
MCUACCUMINTSTATRAW
0: Accum interrupt status is unchanged.
RW
0
1: Accum interrupt status is set .
2
MCUVALIDINTSTATRAW
0: Valid interrupt status is unchanged.
RW
0
1: Valid interrupt status is set.
1
MCUBOUNDSINTSTATRAW
0: Bounds interrupt status is unchanged.
RW
0
1: Bounds interrupt status is set.
0
MCUDISABLEACKINTSTATRA
0: MCU Disable acknowledge status is unchanged.
RW
0
W
1: MCU Disable acknowledge status is set.
Table 3-556. Register Call Summary for Register IRQSTATUS_RAW
PRCM Register Manual
•
:
Table 3-557. IRQSTATUS
Address Offset
0x0000 0028
Physical Address
0x480C 9028
Instance
SR1
0x480C B028
SR2
Description
MCU masked interrupt status and clear
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
MCUVALIDINTSTATENA
MCUACCUMINTSTATENA
MCUBOUNDSINTSTATENA
MCUDISABLEACKINTSTATENA
Bits
Field Name
Description
Type
Reset
31:4
RESERVED
Reserved
R
0x0000000
3
MCUACCUMINTSTATENA
Read 0: Accum interrupt status is unchanged.
RW
0
Read 1: Accum interrupt status is set.
Write 0: Accum interrupt status is unchanged.
Write 1: Accum interrupt status is cleared.
2
MCUVALIDINTSTATENA
Read 0: Valid interrupt status is unchanged.
RW
0
Read 1: Valid interrupt status is set.
Write 0: Valid interrupt status is unchanged.
Write 1: Valid interrupt status is cleared.
1
MCUBOUNDSINTSTATENA
Read 0: Bounds interrupt status is unchanged.
RW
0
Read 1: Bounds interrupt status is set.
Write 0: Bounds interrupt status is unchanged.
Write 1: Bounds interrupt status is cleared.
0
MCUDISABLEACKINTSTATENA
Read 0: MCUDisable acknowledge status is unchanged.
RW
0
668
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...