Public Version
Display Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0x0:
The graphics pipeline is one of the normal priority
pipeline.
0x1:
The graphics pipeline is one of the high priority pipeline.
13:12
GFXROTATION
Graphics rotation flag (used only in case of RGB24 packed format)
RW
0x0
0x0:
No rotation
0x1:
Rotation by 90 degrees
0x2:
Rotation by 180 degrees
0x3:
Rotation by 270 degrees
11
GFXFIFOPRELOAD
Graphics preload value
RW
0
0x0:
H/W prefetches pixels up to the preload value defined in
the preload register.
0x1:
H/W prefetches pixels up to high threshold value.
10
GFXENDIANNESS
Graphics endianness
RW
0
0x0:
Little endian operation is selected.
0x1:
Big endian operation is selected.
9
GFXNIBBLEMODE
Graphics Nibble Mode (only for 1-, 2- and 4-BPP)
RW
0
0x0:
Nibble mode is disabled
0x1:
Nibble mode is enabled
8
GFXCHANNELOUT
Graphics Channel Out configuration
RW
0
wr: immediate
0x0:
LCD output selected
0x1:
24-bit output selected
7:6
GFXBURSTSIZE
Graphics DMA Burst Size
RW
0x0
0x0:
4x32bit bursts
0x1:
8x32bit bursts
0x2:
16x32bit bursts
0x3:
Reserved
5
GFXREPLICATION
GfxReplicationEnable
RW
0
ENABLE
0x0:
Disable Graphics replication logic
0x1:
Enable Graphics replication logic
4:1
GFXFORMAT
Graphics format; Other enums: Reserved (0x7, 0xA, 0xB and 0xF)
RW
0x0
0x0:
BITMAP 1 (CLUT)
0x1:
BITMAP 2 (CLUT)
0x2:
BITMAP 4 (CLUT)
0x3:
BITMAP 8 (CLUT)
0x4:
RGB 12 (un-packed in 16-bit container)
0x5:
ARGB16
0x6:
RGB 16
0x8:
RGB 24 (un-packed in 32-bit container)
0x9:
RGB 24 (packed in 24-bit container)
0xC:
ARGB32
0xD:
RGBA32
0xE:
RGBx 32 (24-bit RGB aligned on MSB of the 32-bit
container)
0
GFXENABLE
GfxEnable
RW
0
0x0:
Graphics disabled (graphics pipeline inactive and
graphics window not present)
0x1:
Graphics enabled (graphics pipeline active and graphics
window present on the screen)
1846
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...