Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0
E0
Event #0
R
0
Table 5-313. Register Call Summary for Register TPCC_QER
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-314. TPCC_QEER
Address Offset
0x1084
Physical address
0x01C0 1084
Instance
IVA2.2 TPCC
Description
QDMA Event Enable Register:
Enabled/disabled QDMA address comparator for QDMA Channel N. QEER.En is not directly writeable. QDMA
channels can be enabled through writes to QEESR and can be disabled through writes to QEECR register.
QEER.En = 1, The corresponding QDMA channel comparator is enabled and Events will be recognized and
latched in QER.En.
QEER.En = 0, The corresponding QDMA channel comparator is disabled. Events will not be recognized/latched in
QER.En.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
E7
E6
E5
E4
E3
E2
E1
E0
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0.
R
0x000000
7
E7
Event #7
R
0
6
E6
Event #6
R
0
5
E5
Event #5
R
0
4
E4
Event #4
R
0
3
E3
Event #3
R
0
2
E2
Event #2
R
0
1
E1
Event #1
R
0
0
E0
Event #0
R
0
Table 5-315. Register Call Summary for Register TPCC_QEER
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
918
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...