Public Version
www.ti.com
Camera ISP Register Manual
Table 6-288. HIST_WB_GAIN
Address Offset
0x0000 000C
Physical Address
0x480B CA0C
Instance
ISP_HIST
Description
HISTOGRAM WHITE BALANCE GAIN REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
WG00
WG01
WG02
WG03
Bits
Field Name
Description
Type
Reset
31:24
WG00
White balance gain 00.
RW
0x20
The gain value is unsigned and in 3Q5 representation. It
varies from 0 to 7.96875.
23:16
WG01
White balance gain 01.
RW
0x20
The gain value is unsigned and in 3Q5 representation. It
varies from 0 to 7.96875.
15:8
WG02
White balance gain 02.
RW
0x20
The gain value is unsigned and in 3Q5 representation. It
varies from 0 to 7.96875.
7:0
WG03
White balance gain 03.
RW
0x20
The gain value is unsigned and in 3Q5 representation. It
varies from 0 to 7.96875.
Table 6-289. Register Call Summary for Register HIST_WB_GAIN
Camera ISP Functional Description
•
Camera ISP Histogram White Balance
Camera ISP Basic Programming Model
•
Camera ISP Histogram Register Setup
Camera ISP Register Manual
•
Camera ISP HIST Register Summary
:
Table 6-290. HIST_Rn_HORZ
Address Offset
0x0000 0010 + (n*0x8)
Index
n = 0 to 3
Physical Address
0x480B CA10 + (n*0x8)
Instance
ISP_HIST
Description
REGION n HORIZONTAL REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
HSTART
HEND
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31:30
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
29:16
HSTART
Horizontal start position for REGION n.
RW
0x0000
From 0 to 16383.
15:14
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
13:0
HEND
Horizontal end position for REGION n.
RW
0x0000
From 0 to 16383.
1407
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...