Public Version
Display Subsystem Integration
www.ti.com
Table 7-23. DSI Global Interrupts (continued)
Interrupt Name
Description
COMPLEXIO_ERR_IRQ
Error signaling from complex I/O: The interrupt is triggered when any error is
received from the complex I/O (events are defined in
PLL_RECAL_IRQ
PLL recal event (assertion of DSIRecal signal from the DSI PLL Control module)
PLL_UNLOCK_IRQ
PLL unlock event (deassertion of DSILock signal from the DSI PLL Control
module)
PLL_LOCK_IRQ
PLL lock event (assertion of DSILock signal from the DSI PLL Control module)
VIRTUAL_CHANNEL3_IRQ
Virtual channel #3
Error signaling from DSI Virtual Channel3: The interrupt is triggered when an error
is received from DSI Virtual Channel3 (events are defined in
DSI_VC3_IRQENABLE).
VIRTUAL_CHANNEL2_IRQ
Virtual channel #2
Error signaling from DSI Virtual Channel2: The interrupt is triggered when an error
is received from DSI Virtual Channel2 (events are defined in
DSI_VC2_IRQENABLE).
VIRTUAL_CHANNEL1_IRQ
Virtual channel #1
Error signaling from DSI Virtual Channel1: The interrupt is triggered when an error
is received from DSI Virtual Channel1 (events are defined in
DSI_VC1_IRQENABLE).
VIRTUAL_CHANNEL0_IRQ
Virtual channel #0
Error signaling from DSI Virtual Channel0: The interrupt is triggered when an error
is received from DSI Virtual Channel0 (events are defined in
DSI_VC0_IRQENABLE).
indicates the DSI complex I/O interrupt events.
Table 7-24. DSI Complex I/O Interrupts
Interrupt Name
Description
ULPSActiveNot_ALL0_IRQ
All signals ULPSActiveNOT are 0
ULPSActiveNot_ALL1_IRQ
All the ULPSActiveNOT signals corresponding to the lanes with TXULPSExit
being high are high
STATEULPS3_IRQ
Lane #3 in ultralow-power state
STATEULPS2_IRQ
Lane #2 in ultralow-power state
STATEULPS1_IRQ
Lane #1 in ultralow-power state
ERRCONTROL3_IRQ
Control error for lane #3
ERRCONTROL2_IRQ
Control error for lane #2
ERRCONTROL1_IRQ
Control error for lane #1
ERRESC3_IRQ
Escape entry error for lane #3(edge trigger interrupt)
ERRESC2_IRQ
Escape entry error for lane #2 (edge trigger interrupt)
ERRESC1_IRQ
Escape entry error for lane #1 (edge trigger interrupt)
ERRCONTENTIONLP1_1_IRQ
Contention LP1 error for lane #1
ERRCONTENTIONLP0_1_IRQ
Contention LP0 error for lane #1
ERRCONTENTIONLP1_2_IRQ
Contention LP1 error for lane #2
ERRCONTENTIONLP0_2_IRQ
Contention LP0 error for lane #2
ERRCONTENTIONLP1_3_IRQ
Contention LP1 error for lane #3
ERRCONTENTIONLP0_3_IRQ
Contention LP0 error for lane #3
ERRSYNCESC3_IRQ
Low power Data transmission synchronization error for lane #3
ERRSYNCESC2_IRQ
Low power Data transmission synchronization error for lane #2
ERRSYNCESC1_IRQ
Low power Data transmission synchronization error for lane #1
NOTE:
The error contention signals for DX and DY signals of each lane are ORed together.
indicates the DSI VCs interrupt events
1632
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...