Public Version
Camera ISP Register Manual
www.ti.com
Table 6-246. Register Call Summary for Register CCDC_FPC_ADDR
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Enable/Disable Hardware
:
•
Camera ISP CCDC Image-Signal Processing
•
Camera ISP CCDC Summary of Constraints
:
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
Table 6-247. CCDC_VDINT
Address Offset
0x0000 0048
Physical Address
0x480B C648
Instance
ISP_CCDC
Description
VD INTERRUPT REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
VDINT0
VDINT1
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
30:16
VDINT0
VD0 interrupt timing
RW
0x0000
Specified VDINT0 in units of horizontal lines from the
start of the VS sync pulse. The resulting value is
1. Note that if the rising edge (or falling edge if
programmed) of the HS sync pulse lines up with the
rising edge (or falling edge if programmed) of VS sync
pulse, the first HS sync pulse is not counted.
15
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
14:0
VDINT1
VD1 interrupt timing
RW
0x0000
Specifies VDINT1 in units of horizontal lines from the
start of the VS sync pulse. The resulting value is
1. Note that if the rising edge (or falling edge if
programmed) of the HS sync pulse lines up with the
rising edge (or falling edge if programmed) of VS sync
pulse, the first HS sync pulse is not counted.
Table 6-248. Register Call Summary for Register CCDC_VDINT
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC CCDC_VD0_IRQ and CCDC_VD1_IRQ Interrupts
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
1390
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...